-
公开(公告)号:US11735645B2
公开(公告)日:2023-08-22
申请号:US17099339
申请日:2020-11-16
Applicant: IMEC VZW , Katholieke Universiteit Leuven, KU LEUVEN R & D
Inventor: Koen Martens , Sybren Santermans , Geert Hellings , David Barge
IPC: H01L29/66 , G01N27/414
CPC classification number: H01L29/6656 , G01N27/4145
Abstract: A method for forming a sensor is provided. The method includes: providing an active region comprising a channel having: a length, and a periphery consisting of one or more surfaces having said length, said periphery comprising a first part and a second part, each part having said length, the first part representing from 10 to 75% of the area of the periphery and the second part representing from 25 to 90% of the area of the periphery; providing a first dielectric structure on the entire first part, the first dielectric structure having a maximal equivalent oxide thickness; and providing a second dielectric structure on the entire second part, the second dielectric structure having a minimal equivalent oxide thickness larger than the maximal equivalent oxide thickness of the first dielectric structure.
-
公开(公告)号:US11114435B2
公开(公告)日:2021-09-07
申请号:US15382376
申请日:2016-12-16
Applicant: IMEC VZW , Katholieke Universiteit Leuven
Inventor: Geert Hellings , Roman Boschke , Dimitri Linten , Naoto Horiguchi
IPC: H01L27/088 , H01L29/78 , H01L21/8234 , H01L29/06 , H01L29/417 , H01L29/66
Abstract: The disclosed technology generally relates to semiconductor devices, and more particularly to FinFET transistors. In one aspect, at least three fins are arranged to extend in parallel in a first direction and are laterally separated from each other in a second direction by shallow trench isolation structures having a first fin spacing, where at least a portion of each fin protrudes out from a substrate. At least a portion of each of a first fin and a second fin of the at least three fins vertically protrude to a level higher than an upper surface of the shallow trench isolation structures. A third fin is formed laterally between the first fin and the second fin in the second direction, where the third fin has a non-protruding region which extends vertically to a level below or equal to the upper surface of the shallow trench isolation structures.
-
公开(公告)号:US10680098B2
公开(公告)日:2020-06-09
申请号:US15389217
申请日:2016-12-22
Applicant: IMEC VZW
Inventor: Shih-Hung Chen , Dimitri Linten , Geert Hellings
IPC: H01L29/78 , H01L29/417 , H01L29/10 , H01L29/06 , H01L29/08
Abstract: An LDMOS device in FinFET technology is disclosed. In one aspect, the device includes a first region substantially surrounded by a second region of different polarity. The device further includes a first fin in the first region, extending into the second region, the first fin including a doped source region connected with a first local interconnect. The device further includes a second fin in the second region, including a doped drain region connected with a second local interconnect. The device further includes a third fin parallel with the first and second fins including a doped drain region connected with the second local interconnect. The device further includes a gate over the first fin at the border between the first and second regions. A first current path runs over the first and second fins. A second current path runs over and perpendicular to the first fin towards the third fin.
-
公开(公告)号:US20200072788A1
公开(公告)日:2020-03-05
申请号:US16556689
申请日:2019-08-30
Applicant: IMEC VZW
Inventor: Geert Hellings , Koen Martens
IPC: G01N27/414
Abstract: A sensor is provided, the sensor including a field effect transistor comprising: (a) an active region comprising: (i) a source region and a drain region defining a source-drain axis and (ii) a channel region between the source region and the drain region; (b) a dielectric region on the channel region, comprising at least a first zone on a first portion of the channel region and a second zone on a second portion of the channel region, the first zone measuring from 1 to 100 nm in the direction of the source-drain axis and being adapted to create a different threshold voltage for the first portion of the channel region than for the second portion of the channel region, and (c) a fluidic gate region to which a top surface of the dielectric region is exposed. A biosensing device comprising such a sensor, a method for using such a sensor, and a process for making such a sensor are also provided.
-
公开(公告)号:US20180233570A1
公开(公告)日:2018-08-16
申请号:US15853136
申请日:2017-12-22
Applicant: IMEC VZW
Inventor: Geert Hellings
IPC: H01L29/423 , H01L21/8238 , H01L21/3065 , H01L29/66 , H01L21/308 , H01L29/06 , H01L29/08 , H01L29/165 , H01L27/092 , H01L29/78
CPC classification number: H01L29/42392 , H01L21/3065 , H01L21/3086 , H01L21/3212 , H01L21/823431 , H01L21/823821 , H01L21/823828 , H01L27/0886 , H01L27/0924 , H01L29/0673 , H01L29/0847 , H01L29/165 , H01L29/66545 , H01L29/7851
Abstract: The disclosed technology generally relates to semiconductor structures and methods of forming the semiconductor structures, and more particularly to semiconductor structures related to a gate-all-around field effect transistor and a fin field effect transistor. In one aspect, a method of forming field effect transistors includes forming in a first region of a substrate a first semiconductor feature and forming in a second region of the substrate a second semiconductor feature. Each of the first and second semiconductor features comprises a fin-shaped semiconductor feature including a vertical stack of at least a first semiconductor material layer and a second semiconductor material layer formed over the first semiconductor material layer. The method additionally includes selectively etching to remove the first semiconductor material layer along a longitudinal section of the first semiconductor feature to form a suspended longitudinal first semiconductor feature of a remaining second semiconductor material layer, while masking the second region to prevent etching of the second semiconductor feature. The method additionally includes forming a gate-all-around electrode surrounding the suspended longitudinal first semiconductor feature in the first region. The method further includes forming a gate electrode on the fin-shaped second semiconductor feature in the second region.
-
公开(公告)号:US20180013431A1
公开(公告)日:2018-01-11
申请号:US15644614
申请日:2017-07-07
Applicant: IMEC VZW , Katholieke Universiteit Leuven
Inventor: Erik Bury , Jacopo Franco , Geert Hellings , Robin Degraeve , Benjamin Kaczer
IPC: H03K19/003 , H04L9/14 , H04L9/08 , H01L27/088 , H01L27/02 , H01L23/00 , H01L21/326 , H04L9/32 , H01L23/528 , H03K17/00
CPC classification number: H03K19/003 , G09C1/00 , H01L21/326 , H01L23/528 , H01L23/573 , H01L27/0203 , H01L27/088 , H03K17/002 , H04L9/0861 , H04L9/0866 , H04L9/0894 , H04L9/14 , H04L9/3278
Abstract: A device and a method for implementing a physically unclonable function is disclosed. In one aspect, the device includes at least one electronic structure including a dielectric. A conductive path is formed at a random position through the dielectric due to an electrical breakdown of the dielectric, or the electronic structure is adapted for generating an electrical breakdown of the dielectric such that the conductive path is formed through the dielectric at a random position. The at least one electronic structure is adapted for determining a distinct value of a set comprising at least two predetermined values. The distinct value is determined by the position of the conductive path through the dielectric.
-
公开(公告)号:US09847336B2
公开(公告)日:2017-12-19
申请号:US15245671
申请日:2016-08-24
Applicant: IMEC VZW
Inventor: Geert Hellings , Geert Van der Plas , Mirko Scholz
IPC: H01L27/092 , H01L21/266 , H01L27/06 , H01L21/033 , H01L29/808 , H01L29/66 , H01L21/265 , H01L21/761 , H01L29/10 , H01L29/45 , H01L29/861
CPC classification number: H01L27/0928 , H01L21/0332 , H01L21/265 , H01L21/266 , H01L21/761 , H01L27/0629 , H01L27/098 , H01L29/1058 , H01L29/456 , H01L29/66128 , H01L29/66893 , H01L29/66901 , H01L29/808 , H01L29/8611
Abstract: The disclosed technology relates to semiconductors, and more particularly to a junction field effect transistor (JFET). In one aspect, a method of fabricating a JFET includes forming a well of a first dopant type in a substrate, wherein the well is isolated from the substrate by an isolation region of a second dopant type. The method additionally includes implanting a dopant of the second dopant type at a surface of the well to form a source, a drain and a channel of the JFET, and implanting a dopant of the first dopant type at the surface of the well to form a gate of the JFET. The method additionally includes, prior to implanting the dopant of the first type and the dopant of the second type, forming a pre-metal dielectric (PMD) layer on the well and forming contact openings in the PMD layer above the source, the drain and the gate. The PMD layer has a thickness such that the channel is formed by implanting the dopant of the first type and the dopant of the second type through the PMD layer. The method further includes, after implanting the dopant of the first type and the dopant of the second type, siliciding the source, the drain and the gate, and forming metal contacts in the contact openings.
-
公开(公告)号:US20170194487A1
公开(公告)日:2017-07-06
申请号:US15389217
申请日:2016-12-22
Applicant: IMEC VZW
Inventor: Shih-Hung Chen , Dimitri Linten , Geert Hellings
CPC classification number: H01L29/7816 , H01L29/063 , H01L29/0649 , H01L29/0653 , H01L29/0692 , H01L29/0696 , H01L29/0847 , H01L29/0869 , H01L29/0886 , H01L29/1095 , H01L29/41791 , H01L29/7835 , H01L29/7851
Abstract: An LDMOS device in FinFET technology is disclosed. In one aspect, the device includes a first region substantially surrounded by a second region of different polarity. The device further includes a first fin in the first region, extending into the second region, the first fin including a doped source region connected with a first local interconnect. The device further includes a second fin in the second region, including a doped drain region connected with a second local interconnect. The device further includes a third fin parallel with the first and second fins including a doped drain region connected with the second local interconnect. The device further includes a gate over the first fin at the border between the first and second regions. A first current path runs over the first and second fins. A second current path runs over and perpendicular to the first fin towards the third fin.
-
-
-
-
-
-
-