METHOD AND STRUCTURE OF MAKING ENHANCED UTBB FDSOI DEVICES
    11.
    发明申请
    METHOD AND STRUCTURE OF MAKING ENHANCED UTBB FDSOI DEVICES 审中-公开
    制造增强型UTBB FDSOI器件的方法和结构

    公开(公告)号:US20160190253A1

    公开(公告)日:2016-06-30

    申请号:US14942566

    申请日:2015-11-16

    Abstract: An integrated circuit die includes a substrate having a first layer of semiconductor material, a layer of dielectric material on the first layer of semiconductor material, and a second layer of semiconductor material on the layer of dielectric material. An extended channel region of a transistor is positioned in the second layer of semiconductor material, interacting with a top surface, side surfaces, and potentially portions of a bottom surface of the second layer of semiconductor material. A gate dielectric is positioned on a top surface and on the exposed side surface of the second layer of semiconductor material. A gate electrode is positioned on the top surface and the exposed side surface of the second layer of semiconductor material.

    Abstract translation: 集成电路管芯包括具有第一半导体材料层的衬底,第一半导体材料层上的介电材料层,以及介电材料层上的第二层半导体材料。 晶体管的扩展沟道区域位于第二半导体材料层中,与第二半导体材料层的顶表面,侧表面和潜在部分相互作用。 栅电介质位于第二层半导体材料的顶表面和暴露的侧表面上。 栅电极位于第二半导体材料层的顶表面和暴露的侧表面上。

    METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH FILLED GATE LINE END RECESSES
    15.
    发明申请
    METHOD FOR MAKING SEMICONDUCTOR DEVICE WITH FILLED GATE LINE END RECESSES 有权
    用于制造具有填充栅极线端部的半导体器件的方法

    公开(公告)号:US20150333155A1

    公开(公告)日:2015-11-19

    申请号:US14281021

    申请日:2014-05-19

    Abstract: A method for making a semiconductor device may include forming first and second spaced apart semiconductor active regions with an insulating region therebetween, forming at least one sacrificial gate line extending between the first and second spaced apart semiconductor active regions and over the insulating region, and forming sidewall spacers on opposing sides of the at least one sacrificial gate line. The method may further include removing portions of the at least one sacrificial gate line within the sidewall spacers and above the insulating region defining at least one gate line end recess, filling the at least one gate line end recess with a dielectric material, and forming respective replacement gates in place of portions of the at least one sacrificial gate line above the first and second spaced apart semiconductor active regions.

    Abstract translation: 制造半导体器件的方法可以包括:形成第一和第二间隔开的半导体有源区域,其间具有绝缘区域,形成在第一和第二间隔开的半导体有源区域之间并在绝缘区域上延伸的至少一个牺牲栅极线,以及形成 在所述至少一个牺牲栅极线的相对侧上的侧壁间隔物。 该方法还可以包括去除侧壁间隔物内的至少一个牺牲栅极线的部分,并且在绝缘区域的上方限定限定至少一个栅极端部凹部的部分,用电介质材料填充至少一个栅极端部凹部,并且形成相应的 替代栅极代替在第一和第二间隔开的半导体有源区之上的至少一个牺牲栅极线的部分。

    SEMI-FLOATING GATE FET
    16.
    发明申请

    公开(公告)号:US20190252551A1

    公开(公告)日:2019-08-15

    申请号:US16355398

    申请日:2019-03-15

    Abstract: A semi-floating gate transistor is implemented as a vertical FET built on a silicon substrate, wherein the source, drain, and channel are vertically aligned, on top of one another. Current flow between the source and the drain is influenced by a control gate and a semi-floating gate. Front side contacts can be made to each one of the source, drain, and control gate terminals of the vertical semi-floating gate transistor. The vertical semi-floating gate FET further includes a vertical tunneling FET and a vertical diode. Fabrication of the vertical semi-floating gate FET is compatible with conventional CMOS manufacturing processes, including a replacement metal gate process. Low-power operation allows the vertical semi-floating gate FET to provide a high current density compared with conventional planar devices.

    VERTICAL TUNNELING FINFET
    17.
    发明申请

    公开(公告)号:US20180315850A1

    公开(公告)日:2018-11-01

    申请号:US16026663

    申请日:2018-07-03

    Abstract: A tunneling transistor is implemented in silicon, using a FinFET device architecture. The tunneling FinFET has a non-planar, vertical, structure that extends out from the surface of a doped drain formed in a silicon substrate. The vertical structure includes a lightly doped fin defined by a subtractive etch process, and a heavily-doped source formed on top of the fin by epitaxial growth. The drain and channel have similar polarity, which is opposite that of the source. A gate abuts the channel region, capacitively controlling current flow through the channel from opposite sides. Source, drain, and gate terminals are all electrically accessible via front side contacts formed after completion of the device. Fabrication of the tunneling FinFET is compatible with conventional CMOS manufacturing processes, including replacement metal gate and self-aligned contact processes. Low-power operation allows the tunneling FinFET to provide a high current density compared with conventional planar devices.

    LARGE AREA CONTACTS FOR SMALL TRANSISTORS
    18.
    发明申请
    LARGE AREA CONTACTS FOR SMALL TRANSISTORS 审中-公开
    小型晶体管的大面积接触

    公开(公告)号:US20170012130A1

    公开(公告)日:2017-01-12

    申请号:US15273778

    申请日:2016-09-23

    Abstract: A large area electrical contact for use in integrated circuits features a non-planar, sloped bottom profile. The sloped bottom profile provides a larger electrical contact area, thus reducing the contact resistance, while maintaining a small contact footprint. The sloped bottom profile can be formed by recessing an underlying layer, wherein the bottom profile can be crafted to have a V-shape, U-shape, crescent shape, or other profile shape that includes at least a substantially sloped portion in the vertical direction. In one embodiment, the underlying layer is an epitaxial fin of a FinFET. A method of fabricating the low-resistance electrical contact employs a thin etch stop liner for use as a hard mask. The etch stop liner, e.g., HfO2, prevents erosion of an adjacent gate structure during the formation of the contact.

    Abstract translation: 用于集成电路的大面积电接触具有非平面,倾斜的底部轮廓。 倾斜的底部轮廓提供更大的电接触面积,从而降低接触电阻,同时保持小的接触足迹。 倾斜的底部轮廓可以通过凹陷下面的层来形成,其中底部轮廓可以被制造成具有V形,U形,月牙形或其它轮廓形状,其在垂直方向上至少包括基本上倾斜的部分 。 在一个实施例中,下层是FinFET的外延翅片。 制造低电阻电接触的方法采用用作硬掩模的薄蚀刻停止衬垫。 蚀刻停止衬垫,例如HfO 2,防止在形成接触期间相邻栅极结构的侵蚀。

    HETERO-CHANNEL FINFET
    19.
    发明申请

    公开(公告)号:US20160190317A1

    公开(公告)日:2016-06-30

    申请号:US14587655

    申请日:2014-12-31

    Abstract: A hetero-channel FinFET device provides enhanced switching performance over a FinFET device having a silicon channel, and is easier to integrate into a fabrication process than is a FinFET device having a germanium channel. A FinFET device featuring the heterogeneous Si/SiGe channel includes a fin having a central region made of silicon and sidewall regions made of SiGe. A hetero-channel pFET device in particular has higher carrier mobility and less gate-induced drain leakage current than either a silicon device or a SiGe device. The hetero-channel FinFET permits the SiGe portion of the channel to have a Ge concentration in the range of about 25-40% and permits the fin height to exceed 40 nm while remaining stable.

    Abstract translation: 异构沟道FinFET器件在具有硅沟道的FinFET器件上提供增强的开关性能,并且比具有锗通道的FinFET器件更容易集成到制造工艺中。 具有异质Si / SiGe沟道的FinFET器件包括具有由硅构成的中心区域和由SiGe制成的侧壁区域的翅片。 异质沟道pFET器件特别地具有比硅器件或SiGe器件更高的载流子迁移率和更小的栅极引起漏极漏电流。 异质沟道FinFET允许沟道的SiGe部分的Ge浓度在约25-40%的范围内,并且允许翅片高度超过40nm,同时保持稳定。

    SEMICONDUCTOR DEVICE HAVING FINS WITH IN-SITU DOPED, PUNCH-THROUGH STOPPER LAYER AND RELATED METHODS
    20.
    发明申请
    SEMICONDUCTOR DEVICE HAVING FINS WITH IN-SITU DOPED, PUNCH-THROUGH STOPPER LAYER AND RELATED METHODS 审中-公开
    具有现场拨号,穿孔停止层的FINS的半导体器件及相关方法

    公开(公告)号:US20160049402A1

    公开(公告)日:2016-02-18

    申请号:US14461769

    申请日:2014-08-18

    Abstract: A method for making a semiconductor device may include forming first and second semiconductor regions laterally adjacent one another and each comprising a first semiconductor material. The method may further include forming an in-situ doped, punch-through stopper layer above the second semiconductor region comprising the first semiconductor material and a first dopant, and forming a semiconductor buffer layer above the punch-through stopper layer, where the punch-through stopper layer includes the first semiconductor material. The method may also include forming a third semiconductor region above the semiconductor buffer layer, where the third semiconductor region includes a second semiconductor material different than the first semiconductor material. In addition, at least one first fin may be formed from the first semiconductor region, and at least one second fin may be formed from the second semiconductor region, the punch-through stopper layer, the semiconductor buffer layer, and the third semiconductor region.

    Abstract translation: 制造半导体器件的方法可以包括形成彼此横向相邻的第一和第二半导体区域,并且每个半导体区域包括第一半导体材料。 该方法还可以包括在包括第一半导体材料和第一掺杂剂的第二半导体区域上方形成原位掺杂的穿通阻挡层,并且在穿通阻挡层上方形成半导体缓冲层, 通过阻挡层包括第一半导体材料。 该方法还可以包括在半导体缓冲层之上形成第三半导体区域,其中第三半导体区域包括与第一半导体材料不同的第二半导体材料。 此外,可以从第一半导体区域形成至少一个第一鳍片,并且可以从第二半导体区域,穿通阻挡层,半导体缓冲层和第三半导体区域形成至少一个第二鳍片。

Patent Agency Ranking