Test key structure and method of measuring resistance of vias

    公开(公告)号:US10247774B2

    公开(公告)日:2019-04-02

    申请号:US15369905

    申请日:2016-12-06

    Abstract: The present invention provides a test key structure for measuring or simulating a target via array. The structure includes a substrate with a test region, a plurality of first conductive lines in the test region; a plurality of second conductive lines in the test region and on the first conductive lines, wherein the first conductive lines and the second conductive lines overlaps vertically in a plurality of target regions, and a plurality of vias disposed between the first conductive lines and the second conductive lines, wherein at least two vias vertically contact one of the first conductive lines and one of the second conductive lines. The present invention further provides a method of measuring resistance by using the testkey structure.

    BIT CELL STRUCTURE FOR ONE-TIME-PROGRAMMING

    公开(公告)号:US20250014661A1

    公开(公告)日:2025-01-09

    申请号:US18890725

    申请日:2024-09-19

    Abstract: A bit cell structure for one-time-programming is provided in the present invention, including a first doped region in a substrate and electrically connected to a source line, a second doped region in the substrate and provided with a source and a drain, wherein the drain is electrically connected with a bit line, a doped channel region in the substrate with a first part and a second part connecting respectively to the first doped region and the source of second doped region in a first direction, and a width of the first part in a second direction perpendicular to the first direction is less than a width of the second part and less than a width of the first doped region, and a word line traversing over the second doped region and between the source and drain.

    BIT CELL STRUCTURE FOR ONE-TIME-PROGRAMMING

    公开(公告)号:US20220328504A1

    公开(公告)日:2022-10-13

    申请号:US17320234

    申请日:2021-05-14

    Abstract: A bit cell structure for one-time programming is provided in the present invention, including a substrate, a first doped region in the substrate and electrically connecting a source line, a second doped region in the substrate and having a source and a drain electrically connecting a bit line, a heavily-doped channel in the substrate and connecting the first doped region and the source of second doped region, and a word line crossing over the second dope region between the source and the drain.

Patent Agency Ranking