-
公开(公告)号:US20210242110A1
公开(公告)日:2021-08-05
申请号:US16835349
申请日:2020-03-31
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Pin Hsu , Chih-Jung Wang , Chu-Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin , Purakh Raj Verma
IPC: H01L23/482 , H01L21/768 , H01L21/02 , H01L23/485 , H01L21/762
Abstract: A semiconductor structure with an air gap includes a dielectric stack having a first dielectric layer on a substrate, a second dielectric layer on the first dielectric layer, and a third dielectric layer on the second dielectric layer. A first conductive layer and a second conductive layer are disposed in the dielectric stack. The first conductive layer and the second conductive layer are coplanar. A cross-like-shaped air gap is disposed in the dielectric stack between the first and second conductive layers. An oxide layer is disposed on a sidewall of the second dielectric layer within the cross-like-shaped air gap.
-
公开(公告)号:US10854529B2
公开(公告)日:2020-12-01
申请号:US16170067
申请日:2018-10-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L29/06 , H01L23/367 , H01L21/48
Abstract: A high resistivity wafer with a heat dissipation structure includes a high resistivity wafer and a metal structure. The high resistivity wafer includes a heat dissipation region and a device support region. The high resistivity wafer consists of an insulating material. The metal structure is only embedded within the heat dissipation region of the high resistivity wafer. The metal structure surrounds the device support region.
-
公开(公告)号:US20200006117A1
公开(公告)日:2020-01-02
申请号:US16561026
申请日:2019-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L21/762 , H01L21/761 , H01L21/311 , H01L21/763 , H01L21/764 , H01L29/06 , H01L21/8234
Abstract: A method for fabricating semiconductor device comprising the steps of: forming a first trench and a second trench in a substrate; forming a liner in the first trench and the second trench; forming a first patterned mask on the substrate to cover the second trench; removing the liner in the first trench; removing the first patterned mask; and forming an insulating layer in the first trench and the second trench to form a trap rich isolation structure in the first trench and a deep trench isolation structure in the second trench.
-
公开(公告)号:US20190221518A1
公开(公告)日:2019-07-18
申请号:US16122897
申请日:2018-09-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L23/528 , H01L29/08 , H01L29/78 , H01L27/12 , H01L29/45 , H03F3/16 , H01L21/768 , H01L21/321 , H01L21/84
CPC classification number: H01L23/5283 , H01L21/3212 , H01L21/76802 , H01L21/7684 , H01L21/76843 , H01L21/76895 , H01L21/84 , H01L27/1203 , H01L29/0847 , H01L29/45 , H01L29/7835 , H03F3/16 , H03F2200/294
Abstract: A semiconductor device includes: a first gate line and a second gate line extending along a first direction, a third gate extending along a second direction and between the first gate line and the second gate line, and a drain region adjacent to one side of the third gate line. Preferably, the third gate line includes a first protrusion overlapping the drain region.
-
公开(公告)号:US20190214497A1
公开(公告)日:2019-07-11
申请号:US15892373
申请日:2018-02-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/78 , H01L29/10 , H01L29/06 , H01L29/66 , H01L29/423
CPC classification number: H01L29/7824 , H01L21/266 , H01L21/28518 , H01L29/0696 , H01L29/1095 , H01L29/4238 , H01L29/66681
Abstract: A semiconductor device includes: a first gate structure on a substrate; a first drain region having a first conductive type adjacent to one side of the first gate structure; a source region having the first conductive type adjacent to another side of the first gate structure; and a first body implant region having a second conductive type under part of the first gate structure.
-
公开(公告)号:US20190214458A1
公开(公告)日:2019-07-11
申请号:US15893715
申请日:2018-02-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/06 , H01L21/763 , H01L21/762 , H01L23/522
Abstract: A method for fabricating semiconductor device includes: forming a metal-oxide semiconductor (MOS) transistor on a substrate; forming a first interlayer dielectric (ILD) layer on the MOS transistor; removing part of the first ILD layer to form a trench adjacent to the MOS transistor; forming a trap rich structure in the trench; forming a second ILD layer on the MOS transistor and the trap rich structure; forming a contact plug in the first ILD layer and the second ILD layer and electrically connected to the MOS transistor; and forming a metal interconnection on the second ILD layer and electrically connected to the contact plug.
-
27.
公开(公告)号:US20240379492A1
公开(公告)日:2024-11-14
申请号:US18780438
申请日:2024-07-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L23/367 , H01L21/768 , H01L23/00 , H01L23/373 , H01L23/48 , H01L23/485 , H01L25/00 , H01L25/07
Abstract: A semiconductor structure with a heat dissipation structure includes a first device wafer includes a front side and a back side. A first transistor is disposed on the front side. The first transistor includes a first gate structure disposed on the front side. Two first source/drain doping regions are embedded within the first device wafer at two side of the first gate structure. A channel region is disposed between the two first source/drain doping regions and embedded within the first device wafer. A first dummy metal structure contacts the back side of the first device wafer, and overlaps the channel region.
-
公开(公告)号:US20240203785A1
公开(公告)日:2024-06-20
申请号:US18179377
申请日:2023-03-07
Applicant: United Microelectronics Corp.
Inventor: Ching-Pin Hsu , Shih Hung Yang , Chu Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L21/768 , H01L23/522 , H01L23/528 , H01L29/06
CPC classification number: H01L21/7682 , H01L21/76832 , H01L21/76834 , H01L21/76877 , H01L23/5222 , H01L23/5283 , H01L29/0649
Abstract: A semiconductor device includes a conductive structure, a first dielectric layer, a second dielectric layer and a liner layer. The conductive structure is located on a substrate. The first dielectric layer covers the conductive structure and the substrate. The second dielectric layer is located on the first dielectric layer. An air gap is present in the first dielectric layer and the second dielectric layer, and is located above the conductive structure. The liner layer covers and surrounds a middle portion of the air gap.
-
公开(公告)号:US11721757B2
公开(公告)日:2023-08-08
申请号:US17391048
申请日:2021-08-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/06 , H01L29/10 , H01L29/423 , H01L29/66 , H01L29/786 , H01L21/266 , H01L21/285 , H01L29/78
CPC classification number: H01L29/7824 , H01L29/0696 , H01L29/1095 , H01L29/4238 , H01L29/66681 , H01L29/78624 , H01L21/266 , H01L21/28518 , H01L29/665
Abstract: A LDMOS device includes a semiconductor layer on an insulation layer and a ring shape gate on the semiconductor layer. The ring shape gate includes a first gate portion, a second gate portion, and two third gate portions connecting the first gate portion and the second gate portion. The semiconductor device further includes a first drain region and a second drain region formed in the semiconductor layer at two sides of the ring shape gate, a plurality of source regions formed in the semiconductor layer surrounded by the ring shape gate, a plurality of body contact regions formed in the semiconductor layer and arranged between the source regions, and a first body implant region and a second body implant region formed in the semiconductor layer, respectively underlying part of the first gate portion and part of the second gate portion, and being connected by the body contact regions.
-
公开(公告)号:US11658087B2
公开(公告)日:2023-05-23
申请号:US17080858
申请日:2020-10-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L23/367 , H01L21/48
CPC classification number: H01L23/367 , H01L21/4803
Abstract: A high resistivity wafer with a heat dissipation structure includes a high resistivity wafer and a metal structure. The high resistivity wafer includes a heat dissipation region and a device support region. The high resistivity wafer consists of an insulating material. The metal structure is only embedded within the heat dissipation region of the high resistivity wafer. The metal structure surrounds the device support region.
-
-
-
-
-
-
-
-
-