-
公开(公告)号:US20210375761A1
公开(公告)日:2021-12-02
申请号:US17126509
申请日:2020-12-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shang-Wen Chang , Yi-Hsun Chiu , Cheng-Chi Chuang , Ching-Wei Tsai , Wei-Cheng Lin , Shih-Wei Peng , Jiann-Tyng Tzeng
IPC: H01L23/528 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786 , H01L21/02 , H01L21/8238 , H01L29/66 , H01L23/00
Abstract: In an embodiment, a method of forming a structure includes forming a first transistor and a second transistor over a first substrate; forming a front-side interconnect structure over the first transistor and the second transistor; etching at least a backside of the first substrate to expose the first transistor and the second transistor; forming a first backside via electrically connected to the first transistor; forming a second backside via electrically connected to the second transistor; depositing a dielectric layer over the first backside via and the second backside via; forming a first conductive line in the dielectric layer, the first conductive line being a power rail electrically connected to the first transistor through the first backside via; and forming a second conductive line in the dielectric layer, the second conductive line being a signal line electrically connected to the second transistor through the second backside via.
-
公开(公告)号:US20210336019A1
公开(公告)日:2021-10-28
申请号:US17123873
申请日:2020-12-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang , Kuo-Cheng Chiang
IPC: H01L29/417 , H01L29/78 , H01L29/06 , H01L29/66
Abstract: A semiconductor transistor device includes a channel structure, a gate structure, a first source/drain epitaxial structure, a second source/drain epitaxial structure, a gate contact, and a back-side source/drain contact. The gate structure wraps around the channel structure. The first source/drain epitaxial structure and the second source/drain epitaxial structure are disposed on opposite endings of the channel structure. The gate contact is disposed on the gate structure. The back-side source/drain contact is disposed under the first source/drain epitaxial structure. The second source/drain epitaxial structure has a concave bottom surface.
-
公开(公告)号:US11121138B1
公开(公告)日:2021-09-14
申请号:US16858460
申请日:2020-04-24
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Hsun Chiu , Cheng-Chi Chuang , Shang-Wen Chang
IPC: H01L21/02 , H01L21/033 , H01L21/8238 , H01L27/02 , H01L27/092 , H01L27/11 , H01L29/06 , H01L29/423 , H01L29/66 , H01L29/786
Abstract: A semiconductor device includes a transistor and a memory pickup cell formed over a well in a substrate. The transistor includes a first fin having a first width and two first source/drain features on the first fin. The pickup cell includes a second fin having a second width and two second source/drain features on the second fin. The well, the first fin, the second fin, and the second source/drain feature are of a first conductivity type. The first source/drain features are of a second conductivity type opposite to the first conductivity type. The second width is at least three times of the first width. The pickup cell further includes a stack of semiconductor layers over the second fin and connecting the two second source/drain features.
-
公开(公告)号:US20210273062A1
公开(公告)日:2021-09-02
申请号:US16881481
申请日:2020-05-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L29/417 , H01L21/28 , H01L21/8234
Abstract: A method includes providing a structure having a substrate, a gate, a gate spacer, a dielectric gate cap, a source/drain (S/D) feature, a contact etch stop layer (CESL) covering a sidewall of the gate spacer and a top surface of the S/D feature, and an inter-level dielectric (ILD) layer. The method includes etching a contact hole through the ILD layer and through a portion of the CESL, the contact hole exposing the CESL covering the sidewalls of the gate spacer and exposing a top portion of the S/D feature. The method includes forming a silicide feature on the S/D feature and selectively depositing an inhibitor on the silicide feature. The inhibitor is not deposited on surfaces of the CESL other than at a corner area where the CESL and the silicide feature meet.
-
公开(公告)号:US20210202385A1
公开(公告)日:2021-07-01
申请号:US16947390
申请日:2020-07-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Xuan Huang , Ching-Wei Tsai , Cheng-Ting Chung , Cheng-Chi Chuang , Shang-Wen Chang
IPC: H01L23/528 , H01L27/088 , H01L21/8234 , H01L29/78 , H01L29/66
Abstract: The present disclosure provides one embodiment of a semiconductor structure. The semiconductor structure includes a substrate having a front side and a back side; a gate stack formed on the front side of the substrate and disposed on an active region of the substrate; a first source/drain feature formed on the active region and disposed at an edge of the gate stack; a backside power rail formed on the back side of the substrate; and a backside contact feature interposed between the backside power rail and the first source/drain feature, and electrically connecting the backside power rail to the first source/drain feature. The backside contact feature further includes a first silicide layer on the back side of the substrate.
-
公开(公告)号:US10818597B2
公开(公告)日:2020-10-27
申请号:US16384027
申请日:2019-04-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsiang-Wei Liu , Tai-I Yang , Cheng-Chi Chuang , Tien-Lu Lin
IPC: H01L23/528 , H01L21/768 , H01L23/522 , H01L23/532
Abstract: The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes a dielectric structure over a substrate, and a first interconnect structure arranged within the dielectric structure. A lower interconnect structure is arranged within the dielectric structure. The first interconnect structure and the lower interconnect structure comprise one or more different conductive materials. The first interconnect structure continuously extends from directly over a topmost surface of the lower interconnect structure facing away from the substrate to along opposing outer sidewalls of the lower interconnect structure.
-
公开(公告)号:US20200294919A1
公开(公告)日:2020-09-17
申请号:US16888962
申请日:2020-06-01
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tai-I Yang , Cheng-Chi Chuang , Yung-Chih Wang , Tien-Lu Lin
IPC: H01L23/528 , H01L21/768 , H01L23/532 , H01L23/522
Abstract: The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes a first metal wire arranged within an inter-level dielectric (ILD) layer over a substrate. A second metal wire is arranged within the ILD layer and is laterally separated from the first metal wire by an air-gap. A dielectric layer is arranged over the first metal wire and the second metal wire. The dielectric layer has a curved surface along a top of the air-gap. The curved surface of the dielectric layer is a smooth curved surface that continuously extends between opposing sides of the air-gap. A via is disposed on and over the second metal wire.
-
公开(公告)号:US20180138124A1
公开(公告)日:2018-05-17
申请号:US15853021
申请日:2017-12-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tai-I Yang , Cheng-Chi Chuang , Yung-Chih Wang , Tien-Lu Lin
IPC: H01L23/528 , H01L21/768 , H01L23/532
CPC classification number: H01L23/5283 , H01L21/76802 , H01L21/76804 , H01L21/76807 , H01L21/7682 , H01L21/76831 , H01L21/76834 , H01L21/76843 , H01L21/76877 , H01L21/76879 , H01L23/5221 , H01L23/5226 , H01L23/53238 , H01L23/53295 , H01L2221/1063 , H01L2924/0002 , H01L2924/00
Abstract: In some embodiments, the present disclosure relates to an interconnect structure. The interconnect structure has a first dielectric layer disposed over a substrate and a conductive structure arranged within the first dielectric layer. An air-gap separates sidewalls of the conductive structure from the first dielectric layer. The air-gap continuously extends from a first side of the conductive structure to an opposing second side of the conductive structure.
-
公开(公告)号:US12272634B2
公开(公告)日:2025-04-08
申请号:US18301757
申请日:2023-04-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L23/522 , H01L21/768 , H01L21/8234 , H01L23/528 , H01L27/088 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/786
Abstract: A semiconductor structure includes a source/drain (S/D) region, one or more dielectric layers over the S/D region, one or more semiconductor channel layers connected to the S/D region, an isolation structure under the S/D region and the one or more semiconductor channel layers, and a via under the S/D region and electrically connected to the S/D region. A lower portion of the via is surrounded by the isolation structure and an upper portion of the via extends vertically between the S/D region and the isolation structure.
-
公开(公告)号:US12261082B2
公开(公告)日:2025-03-25
申请号:US17577707
申请日:2022-01-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Po-Chin Chang , Lin-Yu Huang , Shuen-Shin Liang , Sheng-Tsung Wang , Cheng-Chi Chuang , Chia-Hung Chu , Tzu Pei Chen , Yuting Cheng , Sung-Li Wang
IPC: H01L21/768 , H01L23/535
Abstract: The present disclosure describes a semiconductor device with a nitrided capping layer and methods for forming the same. One method includes forming a first conductive structure in a first dielectric layer on a substrate, depositing a second dielectric layer on the first conductive structure and the first dielectric layer, and forming an opening in the second dielectric layer to expose the first conductive structure and a portion of the first dielectric layer. The method further includes forming a nitrided layer on a top portion of the first conductive structure, a top portion of the portion of the first dielectric layer, sidewalls of the opening, and a top portion of the second dielectric layer, and forming a second conductive structure in the opening, where the second conductive structure is in contact with the nitrided layer.
-
-
-
-
-
-
-
-
-