DEEP TRENCH CAPACITOR
    41.
    发明申请
    DEEP TRENCH CAPACITOR 有权
    深层电容电容

    公开(公告)号:US20140070292A1

    公开(公告)日:2014-03-13

    申请号:US13606448

    申请日:2012-09-07

    IPC分类号: H01L27/108 H01L21/311

    摘要: A method of forming a deep trench capacitor in a semiconductor-on-insulator substrate is provided. The method may include providing a pad layer positioned above a bulk substrate, etching a deep trench into the pad layer and the bulk substrate extending from a top surface of the pad layer down to a location within the bulk substrate, and doping a portion of the bulk substrate to form a buried plate. The method further including depositing a node dielectric, an inner electrode, and a dielectric cap substantially filling the deep trench, the node dielectric being located between the buried plate and the inner electrode, the dielectric cap being located at a top of the deep trench, removing the pad layer, growing an insulator layer on top of the bulk substrate, and growing a semiconductor-on-insulator layer on top of the insulator layer.

    摘要翻译: 提供了在绝缘体上半导体衬底中形成深沟槽电容器的方法。 该方法可以包括提供定位在大块衬底之上的衬垫层,将深沟槽蚀刻到衬垫层中,以及从衬垫层的顶表面延伸到体衬底内的位置的本体衬底,以及掺杂 散装衬底形成掩埋板。 该方法还包括沉积基本上填充深沟槽的节点电介质,内部电极和电介质帽,节点电介质位于掩埋板和内部电极之间,电介质帽位于深沟槽的顶部, 去除衬垫层,在本体衬底的顶部上生长绝缘体层,以及在绝缘体层的顶部上生长绝缘体上半导体层。

    Structure and method to form EDRAM on SOI substrate
    42.
    发明授权
    Structure and method to form EDRAM on SOI substrate 有权
    在SOI衬底上形成EDRAM的结构和方法

    公开(公告)号:US08629017B2

    公开(公告)日:2014-01-14

    申请号:US13417900

    申请日:2012-03-12

    IPC分类号: H01L21/8242

    摘要: A memory device is provided that in one embodiment includes a trench capacitor located in a semiconductor substrate including an outer electrode provided by the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode; and a semiconductor device positioned centrally over the trench capacitor. The semiconductor device includes a source region, a drain region, and a gate structure, in which the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer. A first contact is present extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate, and a second contact from the drain region of the semiconductor device in electrical contact to the conductive material within the at least one trench.

    摘要翻译: 提供了一种存储器件,其在一个实施例中包括位于半导体衬底中的沟槽电容器,该半导体衬底包括由半导体衬底提供的外部电极,由导电填充材料提供的内部电极,以及位于外部电极和 内电极 以及位于沟槽电容器上方的半导体器件。 半导体器件包括源极区,漏极区和栅极结构,其中半导体器件形成在通过介电层与半导体衬底分离的半导体层上。 存在从半导体层的上表面延伸到与半导体衬底电接触的第一接触,以及从半导体器件的漏极区域与至少一个沟槽内的导电材料电接触的第二接触。

    SPACER ISOLATION IN DEEP TRENCH
    43.
    发明申请
    SPACER ISOLATION IN DEEP TRENCH 有权
    深层隔离器中的间隔隔离

    公开(公告)号:US20130328157A1

    公开(公告)日:2013-12-12

    申请号:US13489572

    申请日:2012-06-06

    IPC分类号: H01L29/00 H01L21/762

    摘要: A method of forming improved spacer isolation in deep trench including recessing a node dielectric, a first conductive layer, and a second conductive layer each deposited within a deep trench formed in a silicon-on-insulator (SOI) substrate, to a level below a buried oxide layer of the SOI substrate, and creating an opening having a bottom surface in the deep trench. Further including depositing a spacer along a sidewall of the deep trench and the bottom surface of the opening, and removing the spacer from the bottom surface of the opening. Performing at least one of an ion implantation and an ion bombardment in one direction at an angle into an upper portion of the spacer. Removing the upper portion of the spacer from the sidewall of the deep trench. Depositing a third conductive layer within the opening.

    摘要翻译: 在深沟槽中形成改进的间隔隔离的方法,包括将形成在绝缘体上硅(SOI)衬底中的深沟槽内沉积的节点电介质,第一导电层和第二导电层凹入到低于 SOI衬底的掩埋氧化物层,并且在深沟槽中形成具有底表面的开口。 还包括沿深沟槽的侧壁和开口的底表面沉积间隔物,以及从开口的底表面移除隔离物。 在一个方向上以一定角度进行离子注入和离子轰击中的至少一个进入间隔物的上部。 从深沟槽的侧壁上去除隔离物的上部。 在开口内沉积第三导电层。

    Structure and method to form EDRAM on SOI substrate
    45.
    发明授权
    Structure and method to form EDRAM on SOI substrate 有权
    在SOI衬底上形成EDRAM的结构和方法

    公开(公告)号:US08188528B2

    公开(公告)日:2012-05-29

    申请号:US12437242

    申请日:2009-05-07

    IPC分类号: H01L27/108

    摘要: A memory device is provided that in one embodiment includes a trench capacitor located in a semiconductor substrate including an outer electrode provided by the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode; and a semiconductor device positioned centrally over the trench capacitor. The semiconductor device includes a source region, a drain region, and a gate structure, in which the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer. A first contact is present extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate, and a second contact from the drain region of the semiconductor device in electrical contact to the conductive material within the at least one trench.

    摘要翻译: 提供了一种存储器件,其在一个实施例中包括位于半导体衬底中的沟槽电容器,该半导体衬底包括由半导体衬底提供的外部电极,由导电填充材料提供的内部电极,以及位于外部电极和 内电极 以及位于沟槽电容器上方的半导体器件。 半导体器件包括源极区,漏极区和栅极结构,其中半导体器件形成在通过介电层与半导体衬底分离的半导体层上。 存在从半导体层的上表面延伸到与半导体衬底电接触的第一接触,以及从半导体器件的漏极区域与至少一个沟槽内的导电材料电接触的第二接触。

    Recessed single crystalline source and drain for semiconductor-on-insulator devices
    46.
    发明授权
    Recessed single crystalline source and drain for semiconductor-on-insulator devices 有权
    用于绝缘体上半导体器件的嵌入式单晶源极和漏极

    公开(公告)号:US08742503B2

    公开(公告)日:2014-06-03

    申请号:US13285162

    申请日:2011-10-31

    IPC分类号: H01L27/12

    摘要: After formation of a gate stack, regions in which a source and a drain are to be formed are recessed through the top semiconductor layer and into an upper portion of a buried single crystalline rare earth oxide layer of a semiconductor-on-insulator (SOI) substrate so that a source trench and drain trench are formed. An embedded single crystalline semiconductor portion epitaxially aligned to the buried single crystalline rare earth oxide layer is formed in each of the source trench and the drain trench to form a recessed source and a recessed drain, respectively. Protrusion of the recessed source and recessed drain above the bottom surface of a gate dielectric can be minimized to reduce parasitic capacitive coupling with a gate electrode, while providing low source resistance and drain resistance through the increased thickness of the recessed source and recessed drain relative to the thickness of the top semiconductor layer.

    摘要翻译: 在形成栅极叠层之后,要形成源极和漏极的区域通过顶部半导体层凹陷,并进入绝缘体上半导体(SOI)的掩埋的单晶稀土氧化物层的上部, 衬底,从而形成源极沟槽和漏极沟槽。 在源极沟槽和漏极沟槽的每一个中分别形成外延对齐于埋入的单晶稀土氧化物层的嵌入式单晶半导体部分,以分别形成凹陷源和凹陷漏极。 可以将栅极电介质的底表面之上的凹陷源和凹陷漏极的突起最小化,以减少与栅极电极的寄生电容耦合,同时通过凹陷源和凹陷漏极的增加的厚度提供低的源极电阻和漏极电阻,相对于 顶部半导体层的厚度。

    JUNCTION BUTTING ON SOI BY RAISED EPITAXIAL STRUCTURE AND METHOD
    47.
    发明申请
    JUNCTION BUTTING ON SOI BY RAISED EPITAXIAL STRUCTURE AND METHOD 有权
    通过分级外延结构和方法对SOI进行接合

    公开(公告)号:US20130207188A1

    公开(公告)日:2013-08-15

    申请号:US13369382

    申请日:2012-02-09

    IPC分类号: H01L29/786 H01L21/336

    摘要: A method of forming a semiconductor device including forming well trenches on opposing sides of a gate structure by removing portions of a semiconductor on insulator (SOI) layer of an semiconductor on insulator (SOI) substrate, wherein the base of the well trenches is provided by a surface of a buried dielectric layer of the SOI substrate and sidewalls of the well trenches are provided by a remaining portion of the SOI layer. Forming a dielectric fill material at the base of the well trenches, wherein the dielectric fill material is in contact with the sidewalls of the well trenches and at least a portion of the surface of the buried dielectric layer that provides the base of the well trenches. Forming a source region and a drain region in the well trenches with an in-situ doped epitaxial semiconductor material.

    摘要翻译: 一种形成半导体器件的方法,包括通过去除绝缘体上半导体(SOI)衬底上的半导体绝缘体(SOI)层的部分,在栅极结构的相对侧上形成阱沟,其中阱沟的基极由 SOI衬底的掩埋介电层的表面和阱沟的侧壁由SOI层的剩余部分提供。 在阱沟的底部形成介电填充材料,其中介质填充材料与阱沟槽的侧壁和提供阱沟的基底的掩埋介电层的表面的至少一部分接触。 在原位掺杂的外延半导体材料的阱沟中形成源极区和漏极区。

    MULTILAYER MIM CAPACITOR
    48.
    发明申请

    公开(公告)号:US20130181326A1

    公开(公告)日:2013-07-18

    申请号:US13352655

    申请日:2012-01-18

    IPC分类号: H01L29/92 H01L21/02 B82Y99/00

    摘要: An improved semiconductor capacitor and method of fabrication is disclosed. A MIM stack, comprising alternating first-type and second-type metal layers (each separated by dielectric) is formed in a deep cavity. The entire stack can be planarized, and then patterned to expose a first area, and selectively etched to recess all first metal layers within the first area. A second selective etch is performed to recess all second metal layers within a second area. The etched recesses can be backfilled with dielectric. Separate electrodes can be formed; a first electrode formed in said first area and contacting all of said second-type metal layers and none of said first-type metal layers, and a second electrode formed in said second area and contacting all of said first-type metal layers and none of said second-type metal layers.

    STRUCTURE AND METHOD TO FORM EDRAM ON SOI SUBSTRATE
    49.
    发明申请
    STRUCTURE AND METHOD TO FORM EDRAM ON SOI SUBSTRATE 有权
    在SOI衬底上形成EDRAM的结构和方法

    公开(公告)号:US20120171827A1

    公开(公告)日:2012-07-05

    申请号:US13417900

    申请日:2012-03-12

    IPC分类号: H01L21/8242

    摘要: A memory device is provided that in one embodiment includes a trench capacitor located in a semiconductor substrate including an outer electrode provided by the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode; and a semiconductor device positioned centrally over the trench capacitor. The semiconductor device includes a source region, a drain region, and a gate structure, in which the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer. A first contact is present extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate, and a second contact from the drain region of the semiconductor device in electrical contact to the conductive material within the at least one trench.

    摘要翻译: 提供了一种存储器件,其在一个实施例中包括位于半导体衬底中的沟槽电容器,该半导体衬底包括由半导体衬底提供的外部电极,由导电填充材料提供的内部电极,以及位于外部电极和 内电极 以及位于沟槽电容器上方的半导体器件。 半导体器件包括源极区,漏极区和栅极结构,其中半导体器件形成在通过介电层与半导体衬底分离的半导体层上。 存在从半导体层的上表面延伸到与半导体衬底电接触的第一接触,以及从半导体器件的漏极区域与至少一个沟槽内的导电材料电接触的第二接触。

    Epitaxial extension CMOS transistor
    50.
    发明授权
    Epitaxial extension CMOS transistor 有权
    外延扩展CMOS晶体管

    公开(公告)号:US09076817B2

    公开(公告)日:2015-07-07

    申请号:US13198152

    申请日:2011-08-04

    IPC分类号: H01L29/66 H01L29/51

    摘要: A pair of horizontal-step-including trenches are formed in a semiconductor layer by forming a pair of first trenches having a first depth around a gate structure on the semiconductor layer, forming a disposable spacer around the gate structure to cover proximal portions of the first trenches, and by forming a pair of second trenches to a second depth greater than the first depth. The disposable spacer is removed, and selective epitaxy is performed to form an integrated epitaxial source and source extension region and an integrated epitaxial drain and drain extension region. A replacement gate structure can be formed after deposition and planarization of a planarization dielectric layer and subsequent removal of the gate structure and laterally expand the gate cavity over expitaxial source and drain extension regions. Alternately, a contact-level dielectric layer can be deposited directly on the integrated epitaxial regions and contact via structures can be formed therein.

    摘要翻译: 通过在半导体层上形成围绕栅极结构的第一深度的一对第一沟槽,在半导体层中形成一对水平台阶包含的沟槽,在栅极结构周围形成一次性间隔物,以覆盖第一 并且通过形成大于第一深度的第二深度的一对第二沟槽。 去除一次性间隔物,并进行选择性外延以形成集成的外延源和源极延伸区域以及集成的外延漏极和漏极延伸区域。 可以在平坦化介电层的沉积和平坦化之后形成替代栅极结构,并且随后去除栅极结构并且在外延源极和漏极延伸区域上横向扩展栅极腔。 或者,可以将接触电介质层直接沉积在集成的外延区上,并且可以在其中形成接触通孔结构。