Method of Forming a Fully Silicided Semiconductor Device with Independent Gate and Source/Drain Doping and Related Device
    61.
    发明申请
    Method of Forming a Fully Silicided Semiconductor Device with Independent Gate and Source/Drain Doping and Related Device 审中-公开
    形成具有独立栅极和源极/漏极掺杂和相关器件的完全硅化半导体器件的方法

    公开(公告)号:US20080265345A1

    公开(公告)日:2008-10-30

    申请号:US12135910

    申请日:2008-06-09

    IPC分类号: H01L49/00

    摘要: A method of forming a fully silicided semiconductor device with independent gate and source/drain doping and related device. At least some of the illustrative embodiments are methods comprising forming a gate stack over a substrate (the gate stack comprising a polysilicon layer and a blocking layer), and performing an ion implantation into an active region of the substrate adjacent to the gate stack (the blocking layer substantially blocks the ion implantation from the polysilicon layer).

    摘要翻译: 一种形成具有独立栅极和源极/漏极掺杂及相关器件的完全硅化半导体器件的方法。 示例性实施例中的至少一些是包括在衬底上形成栅极堆叠的方法(包括多晶硅层和阻挡层的栅极堆叠),以及执行离子注入到与栅极堆叠相邻的衬底的有源区域中 阻挡层基本上阻挡从多晶硅层的离子注入)。

    Method for manufacturing a semiconductor device containing metal silicide regions
    62.
    发明授权
    Method for manufacturing a semiconductor device containing metal silicide regions 有权
    制造含有金属硅化物区域的半导体器件的方法

    公开(公告)号:US07422967B2

    公开(公告)日:2008-09-09

    申请号:US11127669

    申请日:2005-05-12

    IPC分类号: H01L21/3205

    摘要: The present invention provides a method for manufacturing a semiconductor device. In one embodiment of the present invention, without limitation, the method for manufacturing the semiconductor device includes forming a gate structure (120) over a substrate (110) and forming source/drain regions (190) in the substrate (110) proximate the gate structure (120). The method further includes forming fluorine containing regions (220) in the source/drain regions (190) employing a fluorine containing plasma using a power level of less than about 75 Watts, forming a metal layer (310) over the substrate (110) and fluorine containing regions (220), and reacting the metal layer (310) with the fluorine containing regions (220) to form metal silicide regions (410) in the source/drain regions (190).

    摘要翻译: 本发明提供一种制造半导体器件的方法。 在本发明的一个实施例中,但不限于,用于制造半导体器件的方法包括在衬底(110)上形成栅极结构(120)并且在靠近栅极的衬底(110)中形成源/漏区(190) 结构(120)。 该方法还包括在源极/漏极区(190)中使用含氟等离子体,使用小于约75瓦特的功率电平形成含氟区域(220),在基底(110)上形成金属层(310),以及 含氟区域(220),并且使金属层(310)与含氟区域(220)反应以在源极/漏极区域(190)中形成金属硅化物区域(410)。

    Method for manufacturing a semiconductor device having a silicided gate electrode and a method for manufacturing an integrated circuit including the same
    63.
    发明授权
    Method for manufacturing a semiconductor device having a silicided gate electrode and a method for manufacturing an integrated circuit including the same 有权
    用于制造具有硅化物栅电极的半导体器件的方法和包括其的集成电路的制造方法

    公开(公告)号:US07338888B2

    公开(公告)日:2008-03-04

    申请号:US10810759

    申请日:2004-03-26

    摘要: The present invention provides a method for manufacturing a semiconductor device and a method for manufacturing an integrated circuit including the semiconductor device. The method for manufacturing the semiconductor device (100), among other possible steps, includes forming a polysilicon gate electrode over a substrate (110) and forming source/drain regions (170) in the substrate (110) proximate the polysilicon gate electrode. The method further includes forming a blocking layer (180) over the source/drain regions (170), the blocking layer (180) comprising a metal silicide, and siliciding the polysilicon gate electrode to form a silicided gate electrode (150).

    摘要翻译: 本发明提供一种制造半导体器件的方法及其制造方法,该集成电路包括该半导体器件。 除了其他可能的步骤之外,用于制造半导体器件(100)的方法包括在衬底(110)上形成多晶硅栅电极,并在靠近多晶硅栅电极的衬底(110)中形成源/漏区(170)。 该方法还包括在源极/漏极区域(170)上形成阻挡层(180),阻挡层(180)包括金属硅化物,并硅化多晶硅栅电极以形成硅化物栅电极(150)。

    Method for fabricating a transistor using a low temperature spike anneal
    64.
    发明申请
    Method for fabricating a transistor using a low temperature spike anneal 审中-公开
    使用低温尖峰退火制造晶体管的方法

    公开(公告)号:US20070099407A1

    公开(公告)日:2007-05-03

    申请号:US11264856

    申请日:2005-11-01

    IPC分类号: H01L21/4763

    摘要: A method for making a transistor 20 that includes performing a low temperature spike anneal 314. The method also includes performing a silicide anneal 318 to fully silicide the gate electrode 90 of the transistor 20. A blocking layer 120 protects the source and drain regions 60 of the transistor 20 during the processes of low temperature spike anneal 3.14 and silicide anneal 318.

    摘要翻译: 一种用于制造晶体管20的方法,包括执行低温尖峰退火314。 该方法还包括执行硅化物退火318以完全硅化晶体管20的栅电极90。 在低温尖峰退火3.14和硅化物退火318的过程中,阻挡层120保护晶体管20的源极和漏极区域60。

    Method for manufacturing a silicided gate electrode using a buffer layer
    68.
    发明申请
    Method for manufacturing a silicided gate electrode using a buffer layer 有权
    使用缓冲层制造硅化栅电极的方法

    公开(公告)号:US20060121713A1

    公开(公告)日:2006-06-08

    申请号:US11007569

    申请日:2004-12-08

    IPC分类号: H01L21/4763 H01L21/3205

    摘要: The present invention provides a method for manufacturing a semiconductor device and a method for manufacturing an integrated circuit. The method for manufacturing the semiconductor device, among other steps, includes providing a capped polysilicon gate electrode (290) over a substrate (210), the capped polysilicon gate electrode (290) including a buffer layer (260) located between a polysilicon gate electrode layer (250) and a protective layer (270). The method further includes forming source/drain regions (710) in the substrate (210) proximate the capped polysilicon gate electrode (290), removing the protective layer (270) and the buffer layer (260), and siliciding the polysilicon gate electrode layer (250) to form a silicided gate electrode (1110).

    摘要翻译: 本发明提供一种制造半导体器件的方法和集成电路的制造方法。 制造半导体器件的方法以及其他步骤包括在衬底(210)上提供封盖的多晶硅栅电极(290),封装的多晶硅栅电极(290)包括位于多晶硅栅电极 层(250)和保护层(270)。 该方法还包括在靠近封盖的多晶硅栅极(290)的基板(210)中形成源/漏区(710),去除保护层(270)和缓冲层(260),并且将多晶硅栅电极层 (250),以形成硅化物栅电极(1110)。

    Method for reducing metal silicide excessive encroachment defects in the manufacture of a semiconductor device having silicided source/drain regions
    69.
    发明申请
    Method for reducing metal silicide excessive encroachment defects in the manufacture of a semiconductor device having silicided source/drain regions 审中-公开
    在制造具有硅化物源极/漏极区域的半导体器件的过程中减少金属硅化物过度侵入缺陷的方法

    公开(公告)号:US20060024938A1

    公开(公告)日:2006-02-02

    申请号:US10901697

    申请日:2004-07-29

    摘要: The present invention provides a method for manufacturing a semiconductor device, and a method for manufacturing an integrated circuit including the semiconductor device, and a semiconductor device. The method for manufacturing a semiconductor device, among other steps, includes forming source/drain regions (290) in a substrate (210), the source/drain regions (290) located proximate a gate structure having sidewall spacers (270) and positioned over the substrate (210), and modifying a footprint of the sidewall spacers (270) by forming protective regions (410) proximate a base of the sidewall spacers (270). The method further includes forming metal silicide regions (610) in the source/drain regions (290).

    摘要翻译: 本发明提供一种半导体器件的制造方法以及包括该半导体器件的集成电路的制造方法以及半导体器件。 除了其他步骤之外,制造半导体器件的方法包括在衬底(210)中形成源极/漏极区域(290),源/漏极区域(290)位于具有侧壁间隔物(270)的栅极结构附近并定位在 衬底(210),并且通过在侧壁间隔物(270)的基部附近形成保护区(410)来修改侧壁间隔物(270)的覆盖区。 该方法还包括在源/漏区(290)中形成金属硅化物区(610)。

    Metal silicide induced lateral excessive encroachment reduction by silicon <110> channel stuffing
    70.
    发明申请
    Metal silicide induced lateral excessive encroachment reduction by silicon <110> channel stuffing 有权
    金属硅化物通过硅<110>通道填料引起横向过度侵蚀

    公开(公告)号:US20060024935A1

    公开(公告)日:2006-02-02

    申请号:US10903319

    申请日:2004-07-30

    IPC分类号: H01L21/28

    摘要: The present invention provides a method of manufacturing a metal silicide electrode (100) for a semiconductor device (110). The method comprises implanting small atoms into an nMOS semiconductor substrate (130) to a depth (132) no greater than about 30 nanometers into the nMOS semiconductor substrate. The method further comprises depositing a transition metal layer (400) over the nMOS semiconductor substrate. The transition metal layer and the nMOS semiconductor substrate are reacted to form the metal silicide electrode. Other aspects of the present invention include a method of manufacturing an integrated circuit (700).

    摘要翻译: 本发明提供一种制造用于半导体器件(110)的金属硅化物电极(100)的方法。 该方法包括将小原子注入nMOS半导体衬底(130)至nMOS半导体衬底中不大于约30纳米的深度(132)。 该方法还包括在nMOS半导体衬底上沉积过渡金属层(400)。 使过渡金属层和nMOS半导体衬底反应以形成金属硅化物电极。 本发明的其它方面包括制造集成电路(700)的方法。