-
公开(公告)号:US20250063734A1
公开(公告)日:2025-02-20
申请号:US18936523
申请日:2024-11-04
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Justin D. Shepherdson , Chet E. Carter
Abstract: A microelectronic device may include a source structure and a stack structure. The stack structure may include a vertically alternating sequence of insulative structures and conductive structures. Filled slits may extend through the stack structure and into the source structure, the slits dividing the stack structure into multiple blocks. Memory cell pillars may extend through the stack structure and into the source structure, the memory cell pillars and the filled slits terminated at substantially the same depth within the source structure as one another.
-
公开(公告)号:US12200929B2
公开(公告)日:2025-01-14
申请号:US17408813
申请日:2021-08-23
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , M. Jared Barclay , Bhavesh Bhartia , Chet E. Carter , John D. Hopkins , Andrew Li , Haoyu Li , Alyssa N. Scarbrough , Grady S. Waldo
IPC: H01L27/11582 , H10B41/27 , H10B43/27
Abstract: Integrated circuitry comprising a memory array comprises strings of memory cells comprising laterally-spaced memory blocks individually comprising a first vertical stack comprising alternating insulative tiers and conductive tiers above a conductor tier. Strings of memory cells comprise channel-material strings that extend through the insulative tiers and the conductive tiers. The channel-material strings directly electrically couple with conductor material of the conductor tier. The conductive tiers individually comprise a horizontally-elongated conductive line. A second vertical stack is aside the first vertical stack. The second vertical stack comprises an upper portion and a lower portion. The upper portion comprises vertically-alternating first insulating tiers and second insulating tiers that are of different insulative compositions relative one another. The lower portion comprises a horizontal line above the conductor tier that runs parallel with the laterally-spaced memory blocks in the first vertical stack. Other embodiments, including method, are disclosed.
-
公开(公告)号:US12137564B2
公开(公告)日:2024-11-05
申请号:US18359792
申请日:2023-07-26
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Justin D. Shepherdson , Chet E. Carter
Abstract: A microelectronic device may include a source structure and a stack structure. The stack structure may include a vertically alternating sequence of insulative structures and conductive structures. Filled slits may extend through the stack structure and into the source structure, the slits dividing the stack structure into multiple blocks. Memory cell pillars may extend through the stack structure and into the source structure, the memory cell pillars and the filled slits terminated at substantially the same depth within the source structure as one another.
-
公开(公告)号:US11937429B2
公开(公告)日:2024-03-19
申请号:US17556704
申请日:2021-12-20
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L27/1157 , H01L23/528 , H01L23/532 , H10B43/27 , H10B43/35
CPC classification number: H10B43/27 , H01L23/528 , H01L23/53257 , H10B43/35
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
公开(公告)号:US11751396B2
公开(公告)日:2023-09-05
申请号:US17648528
申请日:2022-01-20
Applicant: Micron Technology, Inc.
Inventor: Yifen Liu , Tecla Ghilardi , George Matamis , Justin D. Shepherdson , Nancy M. Lomeli , Chet E. Carter , Erik R. Byers
IPC: H10B43/27 , H01L21/768 , H01L23/528 , H01L23/532 , H01L23/522 , H10B41/27 , H10B41/35 , H10B43/35
CPC classification number: H10B43/27 , H01L21/76816 , H01L21/76877 , H01L23/5226 , H01L23/5283 , H01L23/53257 , H01L23/53271 , H10B41/27 , H10B41/35 , H10B43/35
Abstract: A microelectronic device comprises a first set of tiers, each tier of the first set of tiers comprising alternating levels of a conductive material and an insulative material and having a first tier pitch, a second set of tiers adjacent to the first set of tiers, each tier of the second set of tiers comprising alternating levels of the conductive material and the insulative material and having a second tier pitch less than the first tier pitch, a third set of tiers adjacent to the second set of tiers, each tier of the third set of tiers comprising alternating levels of the conductive material and the insulative material and having a third tier pitch less than the second tier pitch, and a string of memory cells extending through the first set of tiers, the second set of tiers, and the third set of tiers. Related microelectronic devices, electronic systems, and methods are also described.
-
66.
公开(公告)号:US11737278B2
公开(公告)日:2023-08-22
申请号:US17714924
申请日:2022-04-06
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Chet E. Carter
IPC: H10B43/27 , H01L21/822 , H10B41/27 , H10B41/35 , H10B43/35
CPC classification number: H10B43/27 , H01L21/8221 , H10B41/27 , H10B41/35 , H10B43/35
Abstract: A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising an upper conductor material and a lower conductor material, and a stack comprising vertically-alternating first tiers and second tiers above the conductor tier. Horizontally-elongated trenches are formed through the stack to the upper conductor material and the lower conductor material. At least one of the upper and lower conductor materials have an exposed catalytic surface in the trenches. Metal material is electrolessly deposited onto the catalytic surface to cover the upper conductor material and the lower conductor material within the trenches. Channel-material strings of memory cells are formed and extend through the second tiers and the first tiers. Other embodiments, including structure independent of method, are disclosed.
-
公开(公告)号:US20220157843A1
公开(公告)日:2022-05-19
申请号:US17590052
申请日:2022-02-01
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Chet E. Carter
IPC: H01L27/11556 , H01L27/11582 , H01L27/11565 , H01L27/11519
Abstract: A method used in forming a memory array comprising strings of memory cells comprises forming a stack comprising vertically-alternating first tiers and second tiers above a substrate. Horizontally-elongated trenches are formed into the stack to form laterally-spaced memory-block regions. Catalytic material is formed in a bottom region of individual of the trenches. Metal material is electrolessly deposited onto a catalytic surface of the catalytic material to individually fill at least a majority of remaining volume of the individual trenches. Channel-material strings are formed and extend through the first tiers and the second tiers. Other embodiments, including structure independent of method, are disclosed.
-
公开(公告)号:US20220139958A1
公开(公告)日:2022-05-05
申请号:US17648528
申请日:2022-01-20
Applicant: Micron Technology, Inc.
Inventor: Yifen Liu , Tecla Ghilardi , George Matamis , Justin D. Shepherdson , Nancy M. Lomeli , Chet E. Carter , Erik R. Byers
IPC: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L21/768 , H01L23/528 , H01L23/532 , H01L23/522
Abstract: A microelectronic device comprises a first set of tiers, each tier of the first set of tiers comprising alternating levels of a conductive material and an insulative material and having a first tier pitch, a second set of tiers adjacent to the first set of tiers, each tier of the second set of tiers comprising alternating levels of the conductive material and the insulative material and having a second tier pitch less than the first tier pitch, a third set of tiers adjacent to the second set of tiers, each tier of the third set of tiers comprising alternating levels of the conductive material and the insulative material and having a third tier pitch less than the second tier pitch, and a string of memory cells extending through the first set of tiers, the second set of tiers, and the third set of tiers. Related microelectronic devices, electronic systems, and methods are also described.
-
69.
公开(公告)号:US11264404B2
公开(公告)日:2022-03-01
申请号:US16904317
申请日:2020-06-17
Applicant: Micron Technology, Inc.
Inventor: Yifen Liu , Tecla Ghilardi , George Matamis , Justin D. Shepherdson , Nancy M. Lomeli , Chet E. Carter , Erik R. Byers
IPC: H01L27/11582 , H01L27/11524 , H01L27/11556 , H01L27/1157 , H01L21/768 , H01L23/528 , H01L23/532 , H01L23/522
Abstract: A microelectronic device comprises a first set of tiers, each tier of the first set of tiers comprising alternating levels of a conductive material and an insulative material and having a first tier pitch, a second set of tiers adjacent to the first set of tiers, each tier of the second set of tiers comprising alternating levels of the conductive material and the insulative material and having a second tier pitch less than the first tier pitch, a third set of tiers adjacent to the second set of tiers, each tier of the third set of tiers comprising alternating levels of the conductive material and the insulative material and having a third tier pitch less than the second tier pitch, and a string of memory cells extending through the first set of tiers, the second set of tiers, and the third set of tiers. Related microelectronic devices, electronic systems, and methods are also described.
-
公开(公告)号:US11239252B2
公开(公告)日:2022-02-01
申请号:US16907967
申请日:2020-06-22
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L29/792 , H01L27/11582 , H01L27/1157 , H01L23/528 , H01L23/532
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
-
-
-
-
-
-
-
-