MICROELECTRONIC DEVICES INCLUDING SLIT STRUCTURES, AND RELATED MEMORY DEVICES

    公开(公告)号:US20250063734A1

    公开(公告)日:2025-02-20

    申请号:US18936523

    申请日:2024-11-04

    Abstract: A microelectronic device may include a source structure and a stack structure. The stack structure may include a vertically alternating sequence of insulative structures and conductive structures. Filled slits may extend through the stack structure and into the source structure, the slits dividing the stack structure into multiple blocks. Memory cell pillars may extend through the stack structure and into the source structure, the memory cell pillars and the filled slits terminated at substantially the same depth within the source structure as one another.

    Methods of forming microelectronic devices

    公开(公告)号:US12137564B2

    公开(公告)日:2024-11-05

    申请号:US18359792

    申请日:2023-07-26

    Abstract: A microelectronic device may include a source structure and a stack structure. The stack structure may include a vertically alternating sequence of insulative structures and conductive structures. Filled slits may extend through the stack structure and into the source structure, the slits dividing the stack structure into multiple blocks. Memory cell pillars may extend through the stack structure and into the source structure, the memory cell pillars and the filled slits terminated at substantially the same depth within the source structure as one another.

    Memory arrays and methods used in forming a memory array comprising strings of memory cells

    公开(公告)号:US11737278B2

    公开(公告)日:2023-08-22

    申请号:US17714924

    申请日:2022-04-06

    CPC classification number: H10B43/27 H01L21/8221 H10B41/27 H10B41/35 H10B43/35

    Abstract: A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising an upper conductor material and a lower conductor material, and a stack comprising vertically-alternating first tiers and second tiers above the conductor tier. Horizontally-elongated trenches are formed through the stack to the upper conductor material and the lower conductor material. At least one of the upper and lower conductor materials have an exposed catalytic surface in the trenches. Metal material is electrolessly deposited onto the catalytic surface to cover the upper conductor material and the lower conductor material within the trenches. Channel-material strings of memory cells are formed and extend through the second tiers and the first tiers. Other embodiments, including structure independent of method, are disclosed.

Patent Agency Ranking