-
公开(公告)号:US10580792B2
公开(公告)日:2020-03-03
申请号:US16107294
申请日:2018-08-21
Applicant: Micron Technology, Inc.
Inventor: Jie Li , James Mathew , Kunal Shrotri , Luan C. Tran , Gordon A. Haller , Yangda Zhang , Hongpeng Yu , Minsoo Lee
IPC: H01L27/11582 , H01L27/11556 , H01L27/11524 , H01L27/1157
Abstract: Some embodiments include an integrated structure having a first opening extending through a stack of alternating insulative levels and conductive levels. A nitride structure is within the first opening and narrows the first opening to form a second opening. Detectable oxide is between the nitride structure and one or more of the conductive levels. Some embodiments include an integrated structure having a conductive material, a select device gate material over the conductive material, and vertically-stacked conductive levels over the select device gate material. A first opening extends through the vertically-stacked levels to the conductive material and has opposing sidewalls along a cross-section. Nitride liners are along the sidewalls of the first opening. Detectable oxide is between at least one of the nitride liners and one or more of the vertically-stacked conductive levels. Some embodiments include methods for forming integrated structures.
-
公开(公告)号:US10553611B2
公开(公告)日:2020-02-04
申请号:US16413498
申请日:2019-05-15
Applicant: Micron Technology, Inc.
Inventor: John M. Meldrim , Yushi Hu , Rita J. Klein , John D. Hopkins , Hongbin Zhu , Gordon A. Haller , Luan C. Tran
IPC: H01L27/11556 , H01L27/11582 , H01L27/11524 , H01L27/1157 , H01L21/28 , H01L29/49
Abstract: Some embodiments include a memory array which has a stack of alternating first and second levels. Channel material pillars extend through the stack, and vertically-stacked memory cell strings are along the channel material pillars. A common source is under the stack and electrically coupled to the channel material pillars. The common source has conductive protective material over and directly against metal silicide, with the conductive protective material being a composition other than metal silicide. Some embodiments include methods of fabricating integrated structures.
-
公开(公告)号:US20190229126A1
公开(公告)日:2019-07-25
申请号:US16371988
申请日:2019-04-01
Applicant: Micron Technology, Inc.
Inventor: Hongbin Zhu , Gordon A. Haller , Charles H. Dennison , Anish A. Khandekar , Brett D. Lowe , Lining He , Brian Cleereman
IPC: H01L27/11556 , H01L27/1157 , H01L27/11582 , H01L27/11524
CPC classification number: H01L27/11556 , H01L27/11524 , H01L27/1157 , H01L27/11582
Abstract: Some embodiments include a method of forming vertically-stacked memory cells. An opening is formed through a stack of alternating insulative and conductive levels. Cavities are formed to extend into the conductive levels along sidewalls of the opening. At least one of the cavities is formed to be shallower than one or more others of the cavities. Charge-blocking dielectric and charge-storage structures are formed within the cavities. Some embodiments include an integrated structure having a stack of alternating insulative and conductive levels. Cavities extend into the conductive levels. At least one of the cavities is shallower than one or more others of the cavities by at least about 2 nanometers. Charge-blocking dielectric is within the cavities. Charge-storage structures are within the cavities.
-
-