-
公开(公告)号:US11527542B2
公开(公告)日:2022-12-13
申请号:US16904717
申请日:2020-06-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Sai-Hooi Yeong , Chi On Chui , Chenchen Jacob Wang
IPC: H01L27/11509 , H01L49/02 , H01L27/11507 , H01L27/11502 , H01L27/108
Abstract: A semiconductor device includes: a substrate; a first dielectric layer over the substrate; a memory cell over the substrate in a first region of the semiconductor device, where the memory cell includes a first ferroelectric structure in the first dielectric layer, where the first ferroelectric structure includes a first bottom electrode, a first top electrode, and a first ferroelectric layer in between; and a tunable capacitor over the substrate in a second region of the semiconductor device, where the tunable capacitor includes a second ferroelectric structure, where the second ferroelectric structure includes a second bottom electrode, a second top electrode, and a second ferroelectric layer in between, where at least a portion of the second ferroelectric structure is in the first dielectric layer.
-
公开(公告)号:US20220384483A1
公开(公告)日:2022-12-01
申请号:US17883834
申请日:2022-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Chieh Lu , Sai-Hooi Yeong , Bo-Feng Young , Yu-Ming Lin , Chi On Chui , Han-Jong Chia , Chenchen Jacob Wang
IPC: H01L27/11597 , H01L27/1159
Abstract: A method of forming a memory device includes: forming a first layer stack and a second layer stack successively over a substrate, the first layer stack and the second layer stack having a same layered structure that includes a dielectric material, a channel material over the dielectric material, and a source/drain material over the channel material; forming openings that extend through the first layer stack and the second layer stack; forming inner spacers by replacing portions of the source/drain material exposed by the openings with a first dielectric material; lining sidewalls of the openings with a ferroelectric material; forming gate electrodes by filling the openings with an electrically conductive material; forming a recess through the first layer stack and the second layer stack, the recess extending from a sidewall of the second layer stack toward the gate electrodes; and filling the recess with a second dielectric material.
-
公开(公告)号:US20220384461A1
公开(公告)日:2022-12-01
申请号:US17884062
申请日:2022-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Ming Lin , Bo-Feng Young , Sai-Hooi Yeong , Han-Jong Chia , Chi On Chui
IPC: H01L27/1159 , H01L27/11597 , H01L27/11587 , G11C8/14
Abstract: A device includes a semiconductor substrate; a first word line over the semiconductor substrate, the first word line providing a first gate electrode for a first transistor; and a second word line over the first word line. The second word line is insulated from the first word line by a first dielectric material, and the second word line providing a second gate electrode for a second transistor over the first transistor. The device further including a source line intersecting the first word line and the second word line; a bit line intersecting the first word line and the second word line; a memory film between the first word line and the source line; and a first semiconductor material between the memory film and the source line.
-
公开(公告)号:US20220375798A1
公开(公告)日:2022-11-24
申请号:US17882165
申请日:2022-08-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L21/8238 , H01L27/092 , H01L29/49
Abstract: A method includes depositing a first conductive layer over a gate dielectric layer; depositing a first work function tuning layer over the first conductive layer; selectively removing the first work function tuning layer from over a first region of the first conductive layer; doping the first work function tuning layer with a dopant; and after doping the first work function tuning layer performing a first treatment process to etch the first region of the first conductive layer and a second region of the first work function tuning layer. The first treatment process etches the first conductive layer at a greater rate than the first work function tuning layer.
-
公开(公告)号:US20220359680A1
公开(公告)日:2022-11-10
申请号:US17814325
申请日:2022-07-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Lin , Sai-Hooi Yeong , Chi On Chui
IPC: H01L29/417 , H01L29/40 , H01L21/8234 , H01L27/088 , H01L29/10 , H01L27/092 , H01L29/66
Abstract: Methods for forming contacts to source/drain regions and gate electrodes in low- and high-voltage devices and devices formed by the same are disclosed. In an embodiment a device includes a first channel region in a substrate adjacent a first source/drain region; a first gate over the first channel region; a second channel region in the substrate adjacent a second source/drain region, a top surface of the second channel region being below a top surface of the first channel region; a second gate over the second channel region; an ILD over the first gate and the second gate; a first contact extending through the ILD and coupled to the first source/drain region; and a second contact extending through the ILD, coupled to the second source/drain region, and having a width greater a width of the first contact and a height greater than a height of the first contact.
-
公开(公告)号:US20220359654A1
公开(公告)日:2022-11-10
申请号:US17813980
申请日:2022-07-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Ji-Cheng Chen , Cheng-Lung Hung , Weng Chang , Chi On Chui
IPC: H01L29/06 , H01L21/02 , H01L29/423 , H01L29/49
Abstract: A semiconductor device including a barrier layer surrounding a work function metal layer and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a semiconductor substrate; a first channel region over the semiconductor substrate; a second channel region over the first channel region; gate dielectric layers surrounding the first channel region and the second channel region; work function metal layers surrounding the gate dielectric layers; and barrier layers surrounding the work function metal layers, a first barrier layer surrounding the first channel region being merged with a second barrier layer surrounding the second channel region.
-
公开(公告)号:US20220352336A1
公开(公告)日:2022-11-03
申请号:US17869430
申请日:2022-07-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric around the first nanostructure; a second high-k gate dielectric around the second nanostructure; and a gate electrode over the first and second high-k gate dielectrics. A portion of the gate electrode between the first nanostructure and the second nanostructure comprises: a first p-type work function metal; a barrier material over the first p-type work function metal; and a second p-type work function metal over the barrier material, the barrier material physically separating the first p-type work function metal from the second p-type work function metal.
-
公开(公告)号:US20220336636A1
公开(公告)日:2022-10-20
申请号:US17230224
申请日:2021-04-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yoh-Rong Liu , Wen-Kai Lin , Che-Hao Chang , Chi On Chui , Yung-Cheng Lu , Li-Chi Yu , Sen-Hong Syue
IPC: H01L29/66 , H01L29/423 , H01L29/786 , H01L21/8234
Abstract: A method of manufacturing a semiconductor device includes forming a multi-layer stack of alternating first layers of a first semiconductor material and second layers of a second semiconductor material on a semiconductor substrate, forming a first recess through the multi-layer stack, and laterally recessing sidewalls of the second layers of the multi-layer stack. The sidewalls are adjacent to the first recess. The method further includes forming inner spacers with respective seams adjacent to the recessed second layers of the multi-layer stack and performing an anneal treatment on the inner spacers to close the respective seams.
-
公开(公告)号:US20220336619A1
公开(公告)日:2022-10-20
申请号:US17854749
申请日:2022-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hung-Chin Chung , Chung-Chiang Wu , Hsuan-Yu Tung , Kuan-Chang Chiu , Chien-Hao Chen , Chi On Chui
IPC: H01L29/49 , H01L29/40 , H01L29/66 , H01L29/78 , H01L21/8238 , H01L21/28 , H01L21/8234
Abstract: A semiconductor device and method of manufacture are provided. In some embodiments a treatment process is utilized to treat a work function layer. The treatment prevents excessive oxidation of the work function layer during subsequent processing steps, such as application of a subsequent photoresist material, thereby allowing the work function layer to be thinner than otherwise.
-
公开(公告)号:US20220336591A1
公开(公告)日:2022-10-20
申请号:US17854244
申请日:2022-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsin-Yi Lee , Cheng-Lung Hung , Chi On Chui
IPC: H01L29/40 , H01L29/51 , H01L29/06 , H01L29/423 , H01L29/49 , H01L21/28 , H01L29/786 , H01L29/66 , H01L21/8238 , H01L27/092
Abstract: A device includes a first nanostructure; a second nanostructure over the first nanostructure; a first high-k gate dielectric around the first nanostructure; a second high-k gate dielectric around the second nanostructure; and a gate electrode over the first and second high-k gate dielectrics. The gate electrode includes a first work function metal; a second work function metal over the first work function metal; and a first metal residue at an interface between the first work function metal and the second work function metal, wherein the first metal residue has a metal element that is different than a metal element of the first work function metal.
-
-
-
-
-
-
-
-
-