Method of manufacturing strained source/drain structures
    2.
    发明授权
    Method of manufacturing strained source/drain structures 有权
    制造应变源/漏结构的方法

    公开(公告)号:US08835982B2

    公开(公告)日:2014-09-16

    申请号:US13026519

    申请日:2011-02-14

    IPC分类号: H01L29/72

    摘要: An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides a processing for forming improved lightly doped source/drain features and source/drain features in the semiconductor device. Semiconductor device with the improved lightly doped source/drain features and source/drain features may prevent or reduce defects and achieve high strain effect. In at least one embodiment, the lightly doped source/drain features and source/drain features comprises the same semiconductor material formed by epitaxial growth.

    摘要翻译: 公开了一种用于制造集成电路器件的集成电路器件和方法。 所公开的方法提供了在半导体器件中形成改进的轻掺杂源极/漏极特征和源极/漏极特征的处理。 具有改进的轻掺杂源极/漏极特征和源极/漏极特征的半导体器件可以防止或减少缺陷并实现高应变效应。 在至少一个实施例中,轻掺杂源极/漏极特征和源极/漏极特征包括通过外延生长形成的相同的半导体材料。

    SEMICONDUCTOR DEVICE CLEANING METHOD
    4.
    发明申请
    SEMICONDUCTOR DEVICE CLEANING METHOD 审中-公开
    半导体器件清洗方法

    公开(公告)号:US20130068248A1

    公开(公告)日:2013-03-21

    申请号:US13233568

    申请日:2011-09-15

    CPC分类号: H01L21/02057 H01L21/67051

    摘要: The present disclosure provides a method including providing a chamber having a first inlet and a second inlet. A solution of a de-ionized (DI) water and an acid (e.g., a dilute acid) is provided to the chamber via the first inlet. A carrier gas (e.g., N2) is provided to the chamber via the second inlet. The solution and the carrier gas are in the chamber and then from the chamber onto a single semiconductor wafer. In an embodiment, the solution includes a dilute HCl and DI water.

    摘要翻译: 本公开提供了一种方法,包括提供具有第一入口和第二入口的室。 通过第一入口向腔室提供去离子(DI)水和酸(例如稀酸)的溶液。 载气(例如,N2)经由第二入口提供给腔室。 溶液和载气在室中,然后从室到单个半导体晶片。 在一个实施方案中,溶液包括稀HCl和去离子水。

    METHOD OF MANUFACTURING STRAINED SOURCE/DRAIN STRUCTURES
    6.
    发明申请
    METHOD OF MANUFACTURING STRAINED SOURCE/DRAIN STRUCTURES 有权
    制造应变源/排水结构的方法

    公开(公告)号:US20120181625A1

    公开(公告)日:2012-07-19

    申请号:US13009322

    申请日:2011-01-19

    IPC分类号: H01L29/772 H01L21/336

    摘要: An integrated circuit device and method for manufacturing the integrated circuit device is disclosed. The disclosed method provides a processing for forming improved source/drain features in the semiconductor device. Semiconductor devices with the improved source/drain features may prevent or reduce defects and achieve high strain effect resulting from epi layers. In an embodiment, the source/drain features comprises a second portion surrounding a first portion, and a third portion between the second portion and the semiconductor substrate, wherein the second portion has a composition different from the first and third portions.

    摘要翻译: 公开了一种用于制造集成电路器件的集成电路器件和方法。 所公开的方法提供了用于在半导体器件中形成改进的源极/漏极特征的处理。 具有改善的源极/漏极特征的半导体器件可以防止或减少缺陷并实现由epi层产生的高应变效应。 在一个实施例中,源极/漏极特征包括围绕第一部分的第二部分和在第二部分和半导体衬底之间的第三部分,其中第二部分具有不同于第一和第三部分的组成。

    METHOD OF FORMING STRAINED STRUCTURES IN SEMICONDUCTOR DEVICES
    9.
    发明申请
    METHOD OF FORMING STRAINED STRUCTURES IN SEMICONDUCTOR DEVICES 有权
    在半导体器件中形成应变结构的方法

    公开(公告)号:US20110108894A1

    公开(公告)日:2011-05-12

    申请号:US12613714

    申请日:2009-11-06

    IPC分类号: H01L29/78 H01L21/336

    摘要: The present disclosure provides a method of fabricating that includes providing a semiconductor substrate; forming a gate structure on the substrate; performing an implantation process to form a doped region in the substrate; forming spacers on sidewalls of the gate structure; performing an first etching to form a recess in the substrate, where the first etching removes a portion of the doped region; performing a second etching to expand the recess in the substrate, where the second etching includes an etchant and a catalyst that enhances an etching rate at a remaining portion of the doped region; and filling the recess with a semiconductor material.

    摘要翻译: 本公开提供了一种制造方法,包括提供半导体衬底; 在基板上形成栅极结构; 执行注入工艺以在所述衬底中形成掺杂区域; 在所述栅极结构的侧壁上形成间隔物; 执行第一蚀刻以在所述衬底中形成凹部,其中所述第一蚀刻去除所述掺杂区域的一部分; 执行第二蚀刻以扩大基板中的凹部,其中第二蚀刻包括蚀刻剂和提高在掺杂区域的剩余部分处的蚀刻速率的催化剂; 并用半导体材料填充凹部。