METHOD FOR FABRICATING SEMICONDUCTOR DEVICE WITH PARTIALLY OPEN SIDEWALL
    2.
    发明申请
    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE WITH PARTIALLY OPEN SIDEWALL 审中-公开
    用于制造具有部分开口的半导体器件的方法

    公开(公告)号:US20120302047A1

    公开(公告)日:2012-11-29

    申请号:US13230931

    申请日:2011-09-13

    Abstract: A method for fabricating a semiconductor device includes forming a structure having first surfaces at a height above a second surface, which is provided between the first surfaces, forming a first silicon layer on the structure, performing a tilt ion implantation process on the first silicon layer to form a crystalline region and an amorphous region, forming a second silicon layer on the amorphous region, removing the second silicon layer and the first silicon layer until a part of the second surface is exposed, thereby forming an etch barrier, and etching using the etch barrier to form an open part that exposes a part of a sidewall of the structure.

    Abstract translation: 一种半导体器件的制造方法,其特征在于,在所述第一面之间形成具有位于第二面以上的高度的第一表面的结构,在所述结构上形成第一硅层,对所述第一硅层进行倾斜离子注入工序 以形成晶体区域和非晶区域,在非晶区域上形成第二硅层,去除第二硅层和第一硅层,直到第二表面的一部分露出,从而形成蚀刻阻挡层,并使用 蚀刻阻挡层以形成暴露结构的侧壁的一部分的开放部分。

    METHOD FOR FABRICATING TRANSISTOR OF SEMICONDUCTOR DEVICE
    3.
    发明申请
    METHOD FOR FABRICATING TRANSISTOR OF SEMICONDUCTOR DEVICE 审中-公开
    半导体器件晶体管的制造方法

    公开(公告)号:US20110212591A1

    公开(公告)日:2011-09-01

    申请号:US12964562

    申请日:2010-12-09

    Abstract: A method for fabricating a transistor of a semiconductor device includes: forming a gate pattern over a substrate; forming a junction region by performing an on implantation process onto the substrate at opposite sides of the gate pattern; performing a solid phase epitaxial (SPE) process on the junction region at a temperature approximately ranging from 770° C. to 850° C.; and performing a rapid thermal annealing (RTA) process on the junction region.

    Abstract translation: 一种制造半导体器件的晶体管的方法包括:在衬底上形成栅极图案; 通过在所述栅极图案的相对侧上对所述衬底进行注入工艺来形成结区域; 在大约770℃至850℃的温度下在接合区域进行固相外延(SPE)工艺; 并在接合区域上进行快速热退火(RTA)处理。

    PLASMA DOPING METHOD AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE USING THE SAME
    4.
    发明申请
    PLASMA DOPING METHOD AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE USING THE SAME 审中-公开
    等离子喷涂方法和使用其制造半导体器件的方法

    公开(公告)号:US20110189843A1

    公开(公告)日:2011-08-04

    申请号:US12774311

    申请日:2010-05-05

    CPC classification number: H01L29/66575 H01L21/306

    Abstract: A doping method that forms a doped region at a desired location of a three-dimensional (3D) conductive structure, controls the doping depth and doping dose of the doped region relatively easily, has a shallow doping depth, and prevents a floating body effect. A semiconductor device is fabricated using the same doping method. The method includes, forming a conductive structure having a sidewall, exposing a portion of the sidewall of the conductive structure, and forming a doped region in the exposed portion of the sidewall by performing a plasma doping process.

    Abstract translation: 在三维(3D)导电结构的期望位置处形成掺杂区域的掺杂方法相对容易地控制掺杂深度和掺杂区域的掺杂剂量,具有浅掺杂深度,并且防止浮体效应。 使用相同的掺杂方法制造半导体器件。 该方法包括:形成具有侧壁的导电结构,暴露导电结构的侧壁的一部分,以及通过执行等离子体掺杂工艺在侧壁的暴露部分中形成掺杂区域。

    METHOD FOR DOPING POLYSILICON AND METHOD FOR FABRICATING A DUAL POLY GATE USING THE SAME
    6.
    发明申请
    METHOD FOR DOPING POLYSILICON AND METHOD FOR FABRICATING A DUAL POLY GATE USING THE SAME 失效
    用于掺杂多晶硅的方法和使用其制造双聚氯乙烯的方法

    公开(公告)号:US20090061602A1

    公开(公告)日:2009-03-05

    申请号:US12165182

    申请日:2008-06-30

    Abstract: A method for doping polysilicon improves a doping profile during plasma doping and includes forming a silicon layer using two separate operations. After forming a first silicon layer, thermal annealing is performed to crystallize the first silicon layer, such that the uniformity of a doping concentration according to the depth of a layer inside is improved during plasma doping. Additionally, a doping concentration at the interface between a polysilicon layer and a gate oxide layer is increased. A by-product deposition layer is reduced, which is formed on the surface of a polysilicon layer due to the increase of a doping concentration in a polysilicon layer. As a result, the dopant loss, which is caused by the removing and cleansing of an ion implantation barrier used during doping, is reduced.

    Abstract translation: 掺杂多晶硅的方法改善了等离子体掺杂期间的掺杂分布,并且包括使用两个单独的操作形成硅层。 在形成第一硅层之后,进行热退火以使第一硅层结晶,使得在等离子体掺杂期间根据内层的深度的掺杂浓度的均匀性得到改善。 此外,在多晶硅层和栅极氧化物层之间的界面处的掺杂浓度增加。 由于多晶硅层中的掺杂浓度的增加,副产物沉积层被还原,其形成在多晶硅层的表面上。 结果,减少了在掺杂期间使用的离子注入阻挡层的去除和清洁引起的掺杂剂损耗。

    Schottky diode, resistive memory device having schottky diode and method of manufacturing the same
    7.
    发明授权
    Schottky diode, resistive memory device having schottky diode and method of manufacturing the same 失效
    肖特基二极管,具有肖特基二极管的电阻式存储器件及其制造方法

    公开(公告)号:US08541775B2

    公开(公告)日:2013-09-24

    申请号:US13331698

    申请日:2011-12-20

    Abstract: A schottky diode, a resistive memory device including the schottky diode and a method of manufacturing the same. The resistive memory device includes a semiconductor substrate including a word line, a schottky diode formed on the word line, and a storage layer formed on the schottky diode. The schottky diode includes a first semiconductor layer, a conductive layer formed on the first semiconductor layer and having a lower work function than the first semiconductor layer, and a second semiconductor layer formed on the to conductive layer.

    Abstract translation: 肖特基二极管,包括肖特基二极管的电阻式存储器件及其制造方法。 电阻式存储器件包括一个包括字线,形成在字线上的肖特基二极管和形成在肖特基二极管上的存储层的半导体衬底。 肖特基二极管包括第一半导体层,形成在第一半导体层上并具有比第一半导体层低的功函数的导电层和形成在导电层上的第二半导体层。

    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE
    8.
    发明申请
    METHOD FOR FABRICATING SEMICONDUCTOR DEVICE 审中-公开
    制造半导体器件的方法

    公开(公告)号:US20130210225A1

    公开(公告)日:2013-08-15

    申请号:US13468116

    申请日:2012-05-10

    Applicant: Jin-Ku LEE

    Inventor: Jin-Ku LEE

    CPC classification number: H01L21/743 H01L27/1052 H01L27/10876 H01L27/10885

    Abstract: A method for fabricating a semiconductor device includes etching a substrate to form a pillar isolated by a trench, forming a buffer layer along the entire structure including the pillar, forming a diffusion barrier layer that exposes a portion of the buffer layer at a first sidewall of the pillar, forming a liner layer along the entire structure including the diffusion barrier layer, selectively ion-implanting dopants into the liner layer, and forming a junction in the first sidewall of the pillar by diffusing the dopants through a thermal process.

    Abstract translation: 一种制造半导体器件的方法,包括蚀刻衬底以形成由沟槽隔离的柱,沿着包括柱的整个结构形成缓冲层,形成扩散阻挡层,该扩散阻挡层在第一侧壁处露出缓冲层的一部分 所述柱沿着包括所述扩散阻挡层的整个结构形成衬垫层,选择性地将掺杂剂离子注入到衬垫层中,以及通过热处理使所述掺杂剂扩散而在所述柱的第一侧壁中形成结。

Patent Agency Ranking