Address release method, and common buffering device for ATM switching system which employs the same method
    3.
    发明授权
    Address release method, and common buffering device for ATM switching system which employs the same method 失效
    地址释放方法和采用相同方法的ATM交换系统的通用缓冲装置

    公开(公告)号:US06789176B2

    公开(公告)日:2004-09-07

    申请号:US09286332

    申请日:1999-04-05

    IPC分类号: G06F1206

    摘要: In a common buffering device with a simple arrangement, a write address can be efficiently released from a buffer memory upon receipt of a multi-address call. For an ATM cell which is to be transmitted to a specific line, a write address is set in a common buffer memory, and the ATM cell is written at the write address. The ATM cell is read from an address which corresponds to the write address, and is transmitted to the specific line. Then, the pertinent write address is released. In a write table are entered a plurality of multi-address lines across which an ATM cell written at a specific address in the common buffering device can be multicast. Each time the ATM cell is read from the specific address, a designation line for transmission of an ATM cell in a read control table is compared with the multi-address lines set in the write control table. When the lines match, the write address for the ATM cell, which is set in the write control table, is released.

    摘要翻译: 在具有简单布置的公共缓冲装置中,在接收到多地址呼叫时,可以从缓冲存储器高效地释放写入地址。 对于要发送到特定线路的ATM信元,在公共缓冲存储器中设置写入地址,并且将ATM信元写入写入地址。 ATM单元从对应于写入地址的地址读取,并被发送到特定的行。 然后,释放相关的写入地址。 在写入表中输入多个多地址线,在公共缓冲设备中以特定地址写入的ATM信元可以跨多路地址线进行组播。 每当从特定地址读取ATM信元时,将读取控制表中的ATM信元的发送指定行与设置在写入控制表中的多地址线进行比较。 当行匹配时,释放写入控制表中设置的ATM信元的写入地址。

    MULTICORE PROCESSOR AND ONBOARD ELECTRONIC CONTROL UNIT USING SAME
    4.
    发明申请
    MULTICORE PROCESSOR AND ONBOARD ELECTRONIC CONTROL UNIT USING SAME 有权
    多用处理器和ONBOARD电子控制单元

    公开(公告)号:US20110191620A1

    公开(公告)日:2011-08-04

    申请号:US12983487

    申请日:2011-01-03

    IPC分类号: G06F1/00

    摘要: A multicore processor according to the invention has a plurality of cores. The plurality of cores are configured to operate at an operation clock with a frequency varying periodically with the same period, and a variation phase of a frequency of the operation clock of each core of the plurality of cores is shifted by a predetermined amount among the plurality of cores.

    摘要翻译: 根据本发明的多核处理器具有多个核心。 所述多个核心被配置为在周期性变化的周期的周期性变化的操作时钟下工作,并且所述多个核心的每个核心的操作时钟的频率的变化相位偏移预定量 的核心。

    VEHICLE-MOUNTED ELECTRONIC SYSTEM
    5.
    发明申请
    VEHICLE-MOUNTED ELECTRONIC SYSTEM 审中-公开
    车辆安装电子系统

    公开(公告)号:US20100312417A1

    公开(公告)日:2010-12-09

    申请号:US12792329

    申请日:2010-06-02

    IPC分类号: G06F7/00

    CPC分类号: B60R16/023 G06F1/3215

    摘要: A vehicle-mounted electronic system includes: a standby ECU that performs standby operation when ignition is turned off; a plurality of non-standby ECUs that are inactive when the ignition is turned off; a sensor electric wire that is disposed between the plurality of sensors and the standby ECU to supply power from the standby ECU to the plurality of sensors; a sensor signal wire that carries a signal from the plurality of sensors to the standby ECU; and an ECU signal wire that is disposed between the non-standby ECU and the standby ECU to carry a wakeup request signal from the standby ECU to the non-standby ECU, in which the standby ECU, in response to signal input from the sensor, transmits the wake up request signal through the ECU signal wire to the non-standby ECU that corresponds to the signal from the sensor.

    摘要翻译: 一种车载电子系统,包括:当点火关闭时执行待机操作的备用ECU; 当点火器关闭时多个非待机ECU是无效的; 传感器电线,其设置在所述多个传感器和所述备用ECU之间,以将备用ECU的电力供给到所述多个传感器; 传感器信号线,其将来自所述多个传感器的信号传送到所述备用ECU; 以及ECU信号线,其设置在所述非备用ECU与所述备用ECU之间,以响应于从所述传感器输入的信号,将备用ECU的唤醒请求信号传送到所述备用ECU, 通过ECU信号线将唤醒请求信号发送到与来自传感器的信号相对应的非备用ECU。

    Device for executing an instruction using a target execution speed
    7.
    发明授权
    Device for executing an instruction using a target execution speed 有权
    用于使用目标执行速度执行指令的装置

    公开(公告)号:US08560812B2

    公开(公告)日:2013-10-15

    申请号:US12783958

    申请日:2010-05-20

    IPC分类号: G06F9/30 G06F9/40 G06F15/00

    CPC分类号: G06F9/3851

    摘要: A multithread execution device includes: a program memory in which a plurality of programs are stored; an instruction issue unit that issues an instruction retrieved from the program memory; an instruction execution unit that executes the instruction; a target execution speed information memory that stores target execution speed information of the instruction; an execution speed monitor that monitors an execution speed of the instruction; a feedback control unit that commands the instruction issue unit to issue the instruction such that the execution speed of the instruction approximately corresponds to the target execution speed information.

    摘要翻译: 多线程执行装置包括:存储多个程序的程序存储器; 发出从程序存储器检索的指令的指令发布单元; 执行指令的指令执行单元; 目标执行速度信息存储器,存储指令的目标执行速度信息; 执行速度监视器,其监视指令的执行速度; 命令指令发布单元发出指令的反馈控制单元,使得指令的执行速度大致对应于目标执行速度信息。

    MULTITHREAD EXECUTION DEVICE AND METHOD FOR EXECUTING MULTIPLE THREADS
    8.
    发明申请
    MULTITHREAD EXECUTION DEVICE AND METHOD FOR EXECUTING MULTIPLE THREADS 有权
    多执行执行装置和执行多个线程的方法

    公开(公告)号:US20100312992A1

    公开(公告)日:2010-12-09

    申请号:US12783958

    申请日:2010-05-20

    IPC分类号: G06F9/312 G06F9/30

    CPC分类号: G06F9/3851

    摘要: A multithread execution device includes: a program memory in which a plurality of programs are stored; an instruction issue unit that issues an instruction retrieved from the program memory; an instruction execution unit that executes the instruction; a target execution speed information memory that stores target execution speed information of the instruction; an execution speed monitor that monitors an execution speed of the instruction; a feedback control unit that commands the instruction issue unit to issue the instruction such that the execution speed of the instruction approximately corresponds to the target execution speed information.

    摘要翻译: 多线程执行装置包括:存储多个程序的程序存储器; 发出从程序存储器检索的指令的指令发布单元; 执行指令的指令执行单元; 目标执行速度信息存储器,存储指令的目标执行速度信息; 执行速度监视器,其监视指令的执行速度; 命令指令发布单元发出指令的反馈控制单元,使得指令的执行速度大致对应于目标执行速度信息。