DEVICE PACKAGE
    5.
    发明申请
    DEVICE PACKAGE 审中-公开

    公开(公告)号:US20200098709A1

    公开(公告)日:2020-03-26

    申请号:US16453780

    申请日:2019-06-26

    Abstract: An electronic device package includes a first substrate, a second substrate and a conductive layer. The first substrate includes a first bonding pad, and a cavity exposing the first bonding pad. The second substrate is laminated on the first substrate. The second substrate includes a second bonding pad at least partially inserting into the cavity of the first substrate. The conductive layer is disposed in the cavity and at least between the first bonding pad and the second bonding pad to connect the first bonding pad and the second bonding pad.

    SEMICONDUCTOR DEVICE PACKAGE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20210343664A1

    公开(公告)日:2021-11-04

    申请号:US16862455

    申请日:2020-04-29

    Abstract: The present disclosure provides a semiconductor device package. The semiconductor device package includes a first electronic component having an active surface and a backside surface opposite to the active surface and a first antenna layer disposed on the backside surface of the first electronic component. The semiconductor device package further includes a first dielectric layer covering the first antenna layer and a second antenna layer disposed over the first antenna layer. The second antenna layer is spaced apart from the first antenna layer by the first dielectric layer. A method of manufacturing a semiconductor device package is also disclosed.

    ELECTRONIC DEVICE PACKAGE AND METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20210111134A1

    公开(公告)日:2021-04-15

    申请号:US16653644

    申请日:2019-10-15

    Abstract: An electronic device package includes a first conductive substrate, a second conductive substrate and a dielectric layer. The first conductive substrate has a first coefficient of thermal expansion (CTE). The second conductive substrate is disposed on an upper surface of the first conductive substrate and electrically connected to the first conductive substrate. The second conductive substrate has a second CTE. The dielectric layer is disposed on the upper surface of the first conductive substrate and disposed on at least one sidewall of the second conductive substrate. The dielectric layer has a third CTE. A difference between the first CTE and the second CTE is larger than a difference between the first CTE and the third CTE.

Patent Agency Ranking