BARRIER DIELECTRIC STACK FOR SEAM PROTECTION
    1.
    发明申请
    BARRIER DIELECTRIC STACK FOR SEAM PROTECTION 审中-公开
    用于海绵保护的障板电介质堆叠

    公开(公告)号:US20080227247A1

    公开(公告)日:2008-09-18

    申请号:US12129117

    申请日:2008-05-29

    IPC分类号: H01L21/314

    摘要: The present invention provides a semiconducting device including a gate dielectric atop a semiconducting substrate, the semiconducting substrate containing source and drain regions adjacent the gate dielectric; a gate conductor atop the gate dielectric; a conformal dielectric passivation stack positioned on at least the gate conductor sidewalls, the conformal dielectric passivation stack comprising a plurality of conformal dielectric layers, wherein no electrical path extends entirely through the stack; and a contact to the source and drain regions, wherein the discontinuous seam through the conformal dielectric passivation stack substantially eliminates shorting between the contact and the gate conductor. The present invention also provides a method for forming the above-described semiconducting device.

    摘要翻译: 本发明提供一种半导体器件,其包括在半导体衬底顶部的栅极电介质,所述半导体衬底含有邻近栅极电介质的源区和漏区; 栅极电介质顶部的栅极导体; 位于至少栅极导体侧壁上的保形介质钝化堆叠,所述保形介质钝化堆叠包括多个保形介电层,其中没有电路完全穿过堆叠; 以及与源区和漏区的接触,其中通过保形电介质钝化堆的不连续接缝基本上消除了接触和栅极导体之间​​的短路。 本发明还提供了形成上述半导体器件的方法。

    Barrier dielectric stack for seam protection
    2.
    发明授权
    Barrier dielectric stack for seam protection 失效
    用于缝隙保护的阻挡介质叠层

    公开(公告)号:US07397073B2

    公开(公告)日:2008-07-08

    申请号:US10904661

    申请日:2004-11-22

    IPC分类号: H01L29/76

    摘要: The present invention provides a semiconducting device including a gate dielectric atop a semiconducting substrate, the semiconducting substrate containing source and drain regions adjacent the gate dielectric; a gate conductor atop the gate dielectric; a conformal dielectric passivation stack positioned on at least the gate conductor sidewalls, the conformal dielectric passivation stack comprising a plurality of conformal dielectric layers, wherein no electrical path extends entirely through the stack; and a contact to the source and drain regions, wherein the discontinuous seam through the conformal dielectric passivation stack substantially eliminates shorting between the contact and the gate conductor. The present invention also provides a method for forming the above-described semiconducting device.

    摘要翻译: 本发明提供一种半导体器件,其包括在半导体衬底顶部的栅极电介质,所述半导体衬底含有邻近栅极电介质的源区和漏区; 栅极电介质顶部的栅极导体; 位于至少栅极导体侧壁上的保形介质钝化堆叠,所述保形介质钝化堆叠包括多个保形介电层,其中没有电路完全穿过堆叠; 以及与源区和漏区的接触,其中通过保形电介质钝化堆的不连续接缝基本上消除了接触和栅极导体之间​​的短路。 本发明还提供了形成上述半导体器件的方法。

    Angular spectrum tailoring in solid immersion microscopy for circuit analysis
    3.
    发明授权
    Angular spectrum tailoring in solid immersion microscopy for circuit analysis 失效
    用于电路分析的固体浸液显微镜中的角度光谱裁剪

    公开(公告)号:US07826045B2

    公开(公告)日:2010-11-02

    申请号:US12020157

    申请日:2008-01-25

    IPC分类号: G01N21/00

    CPC分类号: G01R31/311

    摘要: A method and structure for locating a fault in a semiconductor chip. The chip includes a substrate on a dielectric interconnect. A first electrical response image of the chip, which includes a spot representing the fault, is overlayed on a first reflection image for monochromatic light in an optical path from an optical microscope through a SIL/NAIL and into the chip. The index of refraction of the substrate exceeds that of the dielectric interconnect and is equal to that of the SIL/NAIL. A second electrical response image of the chip is overlayed on a second reflection image for the monochromatic light in an optical path in which an optical stop prevents all subcritical angular components of the monochromatic light from being incident on the SIL/NAIL. If the second electrical response image includes or does not include the spot, then the fault is in the substrate or the dielectric interconnect, respectively.

    摘要翻译: 一种用于定位半导体芯片中的故障的方法和结构。 芯片包括电介质互连上的衬底。 包括代表故障的点的芯片的第一电响应图像重叠在从光学显微镜通过SIL / NAIL并进入芯片的光路中的单色光的第一反射图像上。 衬底的折射率超过电介质互连的折射率,等于SIL / NAIL的折射率。 芯片的第二电响应图像覆盖在光路中的单色光的第二反射图像上,其中光学停止器防止单色光的所有亚临界角分量入射到SIL / NAIL上。 如果第二电响应图像包括或不包括点,则故障分别在基板或电介质互连中。

    ANGULAR SPECTRUM TAILORING IN SOLID IMMERSION MICROSCOPY FOR CIRCUIT ANALYSIS
    5.
    发明申请
    ANGULAR SPECTRUM TAILORING IN SOLID IMMERSION MICROSCOPY FOR CIRCUIT ANALYSIS 失效
    用于电路分析的固体显微镜中的角度光谱定标

    公开(公告)号:US20110037973A1

    公开(公告)日:2011-02-17

    申请号:US12911781

    申请日:2010-10-26

    IPC分类号: G01N21/88

    CPC分类号: G01R31/311

    摘要: A structure for locating a fault in a semiconductor chip. The chip includes a substrate on a dielectric interconnect. A first electrical response image of the chip, which includes a spot representing the fault, is overlayed on a first reflection image for monochromatic light in an optical path from an optical microscope through a SIL/NAIL and into the chip. The index of refraction of the substrate exceeds that of the dielectric interconnect and is equal to that of the SIL/NAIL. A second electrical response image of the chip is overlayed on a second reflection image for the monochromatic light in an optical path in which an optical stop prevents all subcritical angular components of the monochromatic light from being incident on the SIL/NAIL. If the second electrical response image includes or does not include the spot, then the fault is in the substrate or the dielectric interconnect, respectively.

    摘要翻译: 用于定位半导体芯片中的故障的结构。 芯片包括电介质互连上的衬底。 包括代表故障的点的芯片的第一电响应图像重叠在从光学显微镜通过SIL / NAIL并进入芯片的光路中的单色光的第一反射图像上。 衬底的折射率超过电介质互连的折射率,等于SIL / NAIL的折射率。 芯片的第二电响应图像覆盖在光路中的单色光的第二反射图像上,其中光学停止器防止单色光的所有亚临界角分量入射到SIL / NAIL上。 如果第二电响应图像包括或不包括点,则故障分别在基板或电介质互连中。

    Backside unlayering of MOSFET devices for electrical and physical characterization
    6.
    发明授权
    Backside unlayering of MOSFET devices for electrical and physical characterization 有权
    用于电气和物理表征的MOSFET器件的背面非层叠

    公开(公告)号:US07993504B2

    公开(公告)日:2011-08-09

    申请号:US12027563

    申请日:2008-02-07

    IPC分类号: C23C14/34

    摘要: A method and system for backside unlayering a semiconductor device to expose FEOL semiconductor features of the device for subsequent electrical and/or physical probing. A window is formed within a backside substrate layer of the semiconductor. A collimated ion plasma is generated and directed so as to contact the semiconductor only within the backside window via an opening in a focusing shield. This focused collimated ion plasma contacts the semiconductor, only within the window, while the semiconductor is simultaneously being rotated and tilted by a temperature controlled stage, for uniform removal of semiconductor layering such that the semiconductor features, in a location on the semiconductor corresponding to the backside window, are exposed. Backside unlayering of the invention may be enhanced by CAIBE processing.

    摘要翻译: 一种用于背面非层叠半导体器件以暴露设备的FEOL半导体特征以用于随后的电和/或物理探测的方法和系统。 在半导体的背面基板层内形成窗口。 产生并引导准直离子等离子体,以便仅通过聚焦屏蔽件中的开口在后侧窗口内接触半导体。 这种聚焦的准直离子等离子体仅在窗口内接触半导体,同时半导体同时被温度控制的阶段旋转和倾斜,以均匀地去除半导体层,使得半导体特征在半导体上对应于 后视窗,曝光。 通过CAIBE处理可以增强本发明的背面未铺层。

    BACKSIDE UNLAYERING OF MOSFET DEVICES FOR ELECTRICAL AND PHYSICAL CHARACTERIZATION
    7.
    发明申请
    BACKSIDE UNLAYERING OF MOSFET DEVICES FOR ELECTRICAL AND PHYSICAL CHARACTERIZATION 有权
    用于电气和物理特性的MOSFET器件的背面分布

    公开(公告)号:US20080128086A1

    公开(公告)日:2008-06-05

    申请号:US12027563

    申请日:2008-02-07

    IPC分类号: H01L21/306

    摘要: A method and system for backside unlayering a semiconductor device to expose FEOL semiconductor features of the device for subsequent electrical and/or physical probing. A window is formed within a backside substrate layer of the semiconductor. A collimated ion plasma is generated and directed so as to contact the semiconductor only within the backside window via an opening in a focusing shield. This focused collimated ion plasma contacts the semiconductor, only within the window, while the semiconductor is simultaneously being rotated and tilted by a temperature controlled stage, for uniform removal of semiconductor layering such that the semiconductor features, in a location on the semiconductor corresponding to the backside window, are exposed. Backside unlayering of the invention may be enhanced by CAIBE processing.

    摘要翻译: 一种用于背面非层叠半导体器件以暴露设备的FEOL半导体特征以用于随后的电和/或物理探测的方法和系统。 在半导体的背面基板层内形成窗口。 产生并引导准直离子等离子体,以便仅通过聚焦屏蔽件中的开口在后侧窗口内接触半导体。 这种聚焦的准直离子等离子体仅在窗口内接触半导体,同时半导体同时被温度控制的阶段旋转和倾斜,以均匀地去除半导体层,使得半导体特征在半导体上对应于 后视窗,曝光。 通过CAIBE处理可以增强本发明的背面未铺层。

    Angular spectrum tailoring in solid immersion microscopy for circuit analysis
    8.
    发明授权
    Angular spectrum tailoring in solid immersion microscopy for circuit analysis 失效
    用于电路分析的固体浸液显微镜中的角度光谱裁剪

    公开(公告)号:US07961307B2

    公开(公告)日:2011-06-14

    申请号:US12911781

    申请日:2010-10-26

    IPC分类号: G01N21/00

    CPC分类号: G01R31/311

    摘要: A structure for locating a fault in a semiconductor chip. The chip includes a substrate on a dielectric interconnect. A first electrical response image of the chip, which includes a spot representing the fault, is overlayed on a first reflection image for monochromatic light in an optical path from an optical microscope through a SIL/NAIL and into the chip. The index of refraction of the substrate exceeds that of the dielectric interconnect and is equal to that of the SIL/NAIL. A second electrical response image of the chip is overlayed on a second reflection image for the monochromatic light in an optical path in which an optical stop prevents all subcritical angular components of the monochromatic light from being incident on the SIL/NAIL. If the second electrical response image includes or does not include the spot, then the fault is in the substrate or the dielectric interconnect, respectively.

    摘要翻译: 用于定位半导体芯片中的故障的结构。 芯片包括电介质互连上的衬底。 包括代表故障的点的芯片的第一电响应图像重叠在从光学显微镜通过SIL / NAIL并进入芯片的光路中的单色光的第一反射图像上。 衬底的折射率超过电介质互连的折射率,等于SIL / NAIL的折射率。 芯片的第二电响应图像覆盖在光路中的单色光的第二反射图像上,其中光学停止器防止单色光的所有亚临界角分量入射到SIL / NAIL上。 如果第二电响应图像包括或不包括点,则故障分别在基板或电介质互连中。

    ANGULAR SPECTRUM TAILORING IN SOLID IMMERSION MICROSCOPY FOR CIRCUIT ANALYSIS
    9.
    发明申请
    ANGULAR SPECTRUM TAILORING IN SOLID IMMERSION MICROSCOPY FOR CIRCUIT ANALYSIS 失效
    用于电路分析的固体显微镜中的角度光谱定标

    公开(公告)号:US20090189630A1

    公开(公告)日:2009-07-30

    申请号:US12020157

    申请日:2008-01-25

    IPC分类号: G01R31/26

    CPC分类号: G01R31/311

    摘要: A method and structure for locating a fault in a semiconductor chip. The chip includes a substrate on a dielectric interconnect. A first electrical response image of the chip, which includes a spot representing the fault, is overlayed on a first reflection image for monochromatic light in an optical path from an optical microscope through a SIL/NAIL and into the chip. The index of refraction of the substrate exceeds that of the dielectric interconnect and is equal to that of the SIL/NAIL. A second electrical response image of the chip is overlayed on a second reflection image for the monochromatic light in an optical path in which an optical stop prevents all subcritical angular components of the monochromatic light from being incident on the SIL/NAIL. If the second electrical response image includes or does not include the spot, then the fault is in the substrate or the dielectric interconnect, respectively.

    摘要翻译: 一种用于定位半导体芯片中的故障的方法和结构。 芯片包括电介质互连上的衬底。 包括代表故障的点的芯片的第一电响应图像重叠在从光学显微镜通过SIL / NAIL并进入芯片的光路中的单色光的第一反射图像上。 衬底的折射率超过电介质互连的折射率,等于SIL / NAIL的折射率。 芯片的第二电响应图像覆盖在光路中的单色光的第二反射图像上,其中光学停止器防止单色光的所有亚临界角分量入射到SIL / NAIL上。 如果第二电响应图像包括或不包括点,则故障分别在基板或电介质互连中。