Controlling Power Consumption Of A Processor Using Interrupt-Mediated On-Off Keying
    1.
    发明申请
    Controlling Power Consumption Of A Processor Using Interrupt-Mediated On-Off Keying 有权
    使用中断介入开关键控制处理器的功耗

    公开(公告)号:US20140344596A1

    公开(公告)日:2014-11-20

    申请号:US13894642

    申请日:2013-05-15

    IPC分类号: G06F1/32

    摘要: In an embodiment, a processor includes a logic to cause at least one core to operate with a power control cycle including a plurality of on times and a plurality of off times according to an ON-OFF keying protocol, where the on and off times vary depending on whether and when an interrupt is incurred. Other embodiments are described and claimed.

    摘要翻译: 在一个实施例中,处理器包括一个逻辑,用于使得至少一个核心根据ON-OFF密钥协议的功率控制周期进行操作,所述功率控制周期包括多个接通时间和多个关闭时间,其中开启和关闭时间变化 取决于是否和何时产生中断。 描述和要求保护其他实施例。

    RAISED SOURCE/DRAIN WITH SUPER STEEP RETROGRADE CHANNEL
    3.
    发明申请
    RAISED SOURCE/DRAIN WITH SUPER STEEP RETROGRADE CHANNEL 有权
    提高来源/超级超级通道的排水

    公开(公告)号:US20100159662A1

    公开(公告)日:2010-06-24

    申请号:US12715262

    申请日:2010-03-01

    IPC分类号: H01L21/336

    摘要: Systems and methods for raised source/drain with super steep retrograde channel. In accordance with a first embodiment of the present invention, in one embodiment, a semiconductor device comprises a substrate comprising a surface and a gate oxide disposed above the surface comprising a gate oxide thickness. The semiconductor device further comprises a super steep retrograde channel region formed at a depth below the surface. The depth is about ten to thirty times the gate oxide thickness. Embodiments in accordance with one embodiment may provide a more desirable body biasing voltage to threshold voltage characteristic than is available under the conventional art.

    摘要翻译: 具有超陡逆行通道的升高源/漏源的系统和方法。 根据本发明的第一实施例,在一个实施例中,半导体器件包括包括表面的衬底和设置在包括栅极氧化物厚度的表面上方的栅极氧化物。 半导体器件还包括形成在表面下方深度的超陡逆行通道区域。 深度约为栅极氧化物厚度的十至三十倍。 根据一个实施例的实施例可以提供比常规技术中可用的更理想的主体偏置电压到阈值电压特性。

    Formation of a super steep retrograde channel
    4.
    发明授权
    Formation of a super steep retrograde channel 有权
    形成一个超级陡峭的逆行通道

    公开(公告)号:US08003471B2

    公开(公告)日:2011-08-23

    申请号:US12715262

    申请日:2010-03-01

    IPC分类号: H01L21/336

    摘要: Systems and methods for raised source/drain with super steep retrograde channel. In accordance with a first embodiment of the present invention, in one embodiment, a semiconductor device comprises a substrate comprising a surface and a gate oxide disposed above the surface comprising a gate oxide thickness. The semiconductor device further comprises a super steep retrograde channel region formed at a depth below the surface. The depth is about ten to thirty times the gate oxide thickness. Embodiments in accordance with one embodiment may provide a more desirable body biasing voltage to threshold voltage characteristic than is available under the conventional art.

    摘要翻译: 具有超陡逆行通道的升高源/漏源的系统和方法。 根据本发明的第一实施例,在一个实施例中,半导体器件包括包括表面的衬底和设置在包括栅极氧化物厚度的表面上方的栅极氧化物。 半导体器件还包括形成在表面下方深度的超陡逆行通道区域。 深度约为栅极氧化物厚度的十至三十倍。 根据一个实施例的实施例可以提供比常规技术中可用的更理想的主体偏置电压到阈值电压特性。

    System and method for dynamic impedance matching
    5.
    发明授权
    System and method for dynamic impedance matching 失效
    动态阻抗匹配的系统和方法

    公开(公告)号:US07068065B1

    公开(公告)日:2006-06-27

    申请号:US10830339

    申请日:2004-04-22

    申请人: Jawad Nasrullah

    发明人: Jawad Nasrullah

    IPC分类号: H03K17/16

    CPC分类号: H03K19/0005

    摘要: An integrated circuit provides dynamic, on chip resistor trimming, including a digital control loop for stabilizing impedance matching among multiple devices communicatively linked over a data transmission line. The digital control loop stabilizes input/output impedance matching of various devices to within a precise ohmic range that is far narrower than standard process variations, such as sheet resistance, within the components themselves. The impedance matching circuit also overcomes EMI problems normally associated with digital control and thus provides dynamic on-chip digital control without non-linearity and with tighter tolerance than is presently possible. Accordingly, the circuit boosts performance of peripheral devices that communicate over a standard USB port, without the need for a computer as a go between or intermediate interface. This makes device to device communication possible as between USB On-the-Go capable devices.

    摘要翻译: 集成电路提供动态片上电阻微调,包括数字控制回路,用于稳定通过数据传输线通信连接的多个设备之间的阻抗匹配。 数字控制回路将各种器件的输入/输出阻抗匹配稳定在精确的欧姆范围内,该精确的欧姆范围比组件本身内的标准工艺变化(如薄层电阻)要窄得多。 阻抗匹配电路还克服了通常与数字控制相关的EMI问题,从而提供动态的片上数字控制,无需非线性并且比目前可能的更严格的公差。 因此,该电路提高了通过标准USB端口进行通信的外围设备的性能,而不需要计算机作为中间接口之间或中间接口。 这使得设备到设备之间的通信成为USB On-the-Go设备之间的可能。

    RAISED SOURCE/DRAIN WITH SUPER STEEP RETROGRADE CHANNEL
    8.
    发明申请
    RAISED SOURCE/DRAIN WITH SUPER STEEP RETROGRADE CHANNEL 有权
    提高来源/超级超级通道的排水

    公开(公告)号:US20110300681A1

    公开(公告)日:2011-12-08

    申请号:US13214593

    申请日:2011-08-22

    IPC分类号: H01L21/336

    摘要: Systems and methods for raised source/drain with super steep retrograde channel are described. In accordance with a first embodiment, a semiconductor device comprises a substrate comprising a surface and a gate oxide disposed above the surface comprising a gate oxide thickness. The semiconductor device further comprises a super steep retrograde channel region formed at a depth below the surface. The depth is about ten to thirty times the gate oxide thickness. Embodiments may provide a more desirable body biasing voltage to threshold voltage characteristic than is available under the conventional art.

    摘要翻译: 描述了具有超陡逆行通道的升高源极/漏极的系统和方法。 根据第一实施例,半导体器件包括包括表面的衬底和设置在包括栅极氧化物厚度的表面之上的栅极氧化物。 半导体器件还包括形成在表面下方深度的超陡逆行通道区域。 深度约为栅极氧化物厚度的十至三十倍。 实施例可以提供比常规技术中可获得的阈值电压特性更理想的主体偏置电压。

    Controlling Processor Consumption Using On-Off Keying Having A Maximum Off Time
    10.
    发明申请
    Controlling Processor Consumption Using On-Off Keying Having A Maximum Off Time 有权
    控制处理器消耗使用开关键控最大关闭时间

    公开(公告)号:US20140281602A1

    公开(公告)日:2014-09-18

    申请号:US13827738

    申请日:2013-03-14

    IPC分类号: G06F1/32

    摘要: In an embodiment, a processor includes a logic to cause at least one core to operate with a power control cycle including a plurality of on times and a plurality of off times according to an ON-OFF keying protocol, where the off times each correspond to a maximum off time for a platform including the processor. Other embodiments are described and claimed.

    摘要翻译: 在一个实施例中,处理器包括使得至少一个核心根据ON-OFF密钥协议的功率控制周期进行操作的逻辑,所述功率控制周期包括多个接通时间和多个关闭时间,其中关闭时间各自对应于 包括处理器的平台的最大关闭时间。 描述和要求保护其他实施例。