Device and method for generating a signal of parametrizable frequency
    1.
    发明授权
    Device and method for generating a signal of parametrizable frequency 有权
    用于产生可参数频率信号的装置和方法

    公开(公告)号:US08502574B2

    公开(公告)日:2013-08-06

    申请号:US13229478

    申请日:2011-09-09

    IPC分类号: H03L7/06

    摘要: Device for generating a signal of parametrizable frequency comprising a phase locked loop including a generator of a reference signal, a phase-frequency comparator comprising a first input for receiving the reference signal, an oscillator controlled on the basis of the result output by the phase-frequency comparator, a fractional divider coupled between an output of the oscillator and a second input of the phase-frequency comparator, and a selector selectively linking an input of the oscillator either with an input of the generator, or with the output of the oscillator as a function of the multiplication ratio of the fractional divider.

    摘要翻译: 用于生成包括参考信号的发生器的锁相环的参数化频率信号的装置,包括用于接收参考信号的第一输入的相位 - 频率比较器,基于由相位信号输出的结果输出的振荡器, 频率比较器,耦合在振荡器的输出和相位 - 频率比较器的第二输入端之间的分数分频器,以及选择器,选择性地将振荡器的输入与发生器的输入或振荡器的输出相连, 分数分频器的倍率的函数。

    Device and Method for Generating a Signal of Parametrizable Frequency
    2.
    发明申请
    Device and Method for Generating a Signal of Parametrizable Frequency 有权
    用于产生可参数频率信号的装置和方法

    公开(公告)号:US20120062288A1

    公开(公告)日:2012-03-15

    申请号:US13229478

    申请日:2011-09-09

    IPC分类号: H03L7/08

    摘要: Device for generating a signal of parametrizable frequency comprising a phase locked loop including a generator of a reference signal, a phase-frequency comparator comprising a first input for receiving the reference signal, an oscillator controlled on the basis of the result output by the phase-frequency comparator, a fractional divider coupled between an output of the oscillator and a second input of the phase-frequency comparator, and a selector selectively linking an input of the oscillator either with an input of the generator, or with the output of the oscillator as a function of the multiplication ratio of the fractional divider.

    摘要翻译: 用于生成包括参考信号的发生器的锁相环的参数化频率信号的装置,包括用于接收参考信号的第一输入的相位 - 频率比较器,基于由相位信号输出的结果输出的振荡器, 频率比较器,耦合在振荡器的输出和相位 - 频率比较器的第二输入端之间的分数分频器,以及选择器,选择性地将振荡器的输入与发生器的输入或振荡器的输出相连, 分数分频器的倍率的函数。

    SYNCHRONOUS DISTRIBUTED OSCILLATOR
    4.
    发明申请
    SYNCHRONOUS DISTRIBUTED OSCILLATOR 审中-公开
    同步分布式振荡器

    公开(公告)号:US20090302959A1

    公开(公告)日:2009-12-10

    申请号:US12478554

    申请日:2009-06-04

    IPC分类号: H03B28/00

    CPC分类号: H03B5/1847

    摘要: A distributed oscillator includes an odd number of serially connected amplifying elements. An output of a last amplifying element is looped back to an input of a first amplifying element via a first transmission line. The oscillator oscillates at a first frequency f1. The oscillator further includes circuitry for injecting a control signal onto the input of the first amplifying element. The control signal has a second frequency f2 which is a sub-multiple of the first frequency f1.

    摘要翻译: 分布式振荡器包括奇数个串联的放大元件。 最后的放大元件的输出经由第一传输线环回到第一放大元件的输入端。 振荡器以第一频率f1振荡。 振荡器还包括用于将控制信号注入到第一放大元件的输入上的电路。 控制信号具有作为第一频率f1的子倍数的第二频率f2。

    PLL-based frequency synthesizer
    6.
    发明申请
    PLL-based frequency synthesizer 审中-公开
    基于PLL的频率合成器

    公开(公告)号:US20060139109A1

    公开(公告)日:2006-06-29

    申请号:US11235787

    申请日:2005-09-27

    IPC分类号: H03L7/00

    摘要: The frequency synthesizer includes a phase-locked loop (PLL). The PLL includes an oscillator controlled to deliver an output signal at a predefined output frequency, a variable frequency divider to convert the output signal into a divided-frequency signal, a phase comparator to produce a signal measuring a phase difference between the divided-frequency signal and a reference signal at a reference frequency, and a loop filter to control the oscillator on the basis of the measurement signal. To increase the speed of convergence of the synthesizer if the set point is changed, the loop filter of the PLL is a fractional, i.e. non-integer, order low-pass filter.

    摘要翻译: 频率合成器包括锁相环(PLL)。 PLL包括被控制以以预定的输出频率传送输出信号的振荡器,用于将输出信号转换成分频信号的可变分频器,相位比较器,以产生测量分频信号之间的相位差的信号 以及参考频率的参考信号,以及环路滤波器,用于根据测量信号控制振荡器。 为了增加合成器的收敛速度,如果设定点改变,PLL的环路滤波器是分数即非整数阶低通滤波器。

    Phase locked loop
    8.
    发明申请
    Phase locked loop 有权
    锁相环

    公开(公告)号:US20060232344A1

    公开(公告)日:2006-10-19

    申请号:US11400062

    申请日:2006-04-07

    IPC分类号: H03L7/00

    摘要: A phase locked loop includes a controlled oscillator for delivering an output signal at a determined output frequency, and a variable frequency divider for converting the output signal into a signal at divided frequency. The PLL is termed composite in that it includes at least one first loop having a loop filter for generating a first control signal for the oscillator on the basis of the signal at divided frequency, and a second loop having a loop filter, different from the loop filter of the first loop, for generating, on the basis of the signal at divided frequency, a second signal for additional control of the oscillator. The loop filter of the first loop and the loop filter of the second loop have different respective cutoff frequencies. The passband of the first loop, can be adapted to ensure the convergence and the stability of the PLL, while the second loop can afford extra passband increasing the speed of adaptation of the PLL in case of modification of the value of a preset for the output frequency.

    摘要翻译: 锁相环包括用于以确定的输出频率输出输出信号的受控振荡器和用于将输出信号转换为分频的信号的可变分频器。 PLL被称为复合,因为它包括至少一个具有环路滤波器的第一环路,该环路滤波器基于分频频率的信号产生用于振荡器的第一控制信号,以及具有不同于环路的环路滤波器的第二环路 滤波器,用于基于分频后的信号产生用于对振荡器进行附加控制的第二信号。 第一回路的环路滤波器和第二回路的环路滤波器具有不同的各自的截止频率。 第一个环路的通带可以适应于确保PLL的收敛和稳定性,而第二个环路可以提供额外的通带,在修改输出预置值的情况下可以提高PLL的自适应速度 频率。

    Method and device for the reduction of the DC component of a signal transposed into baseband, in particular in a receiver of the direct conversion type
    10.
    发明授权
    Method and device for the reduction of the DC component of a signal transposed into baseband, in particular in a receiver of the direct conversion type 有权
    用于减少转置到基带的信号的DC分量的方法和装置,特别是在直接转换类型的接收机中

    公开(公告)号:US07787853B2

    公开(公告)日:2010-08-31

    申请号:US11774021

    申请日:2007-07-06

    IPC分类号: H04B1/16

    CPC分类号: H03D3/008 H04B1/30

    摘要: A method is for reducing a DC component of an input signal transposed into baseband and being generated by a first frequency transposition stage starting from an initial signal and from a transposition signal. The method includes amplifying the transposed input signal in a first amplifier. The first amplifier receives at a DC offset compensation input, a compensation signal extracted from an output signal of a second amplifier subjected to a compensation of a offset DC voltage of the second amplifier. The method also included alternating between receiving at an input of the second amplifier, a first auxiliary signal from an auto-transposition of a transposition signal in a second frequency transposition stage and a second auxiliary signal from a transposition of the initial signal in the second frequency transposition stage with the transposition signal.

    摘要翻译: 一种方法是减少转换成基带的输入信号的DC分量,并且由初始信号和转置信号开始由第一频率转置级产生。 该方法包括在第一放大器中放大转置的输入信号。 第一放大器在DC偏移补偿输入处接收从经过补偿第二放大器的偏移DC电压的第二放大器的输出信号提取的补偿信号。 该方法还包括在第二放大器的输入处接收来自第二频率转置级中的转置信号的自动转置的第一辅助信号和来自第二频率中的初始信号的转置的第二辅助信号之间的交替 转置阶段与转置信号。