Rule and process assumption co-optimization using feature-specific layout-based statistical analyses

    公开(公告)号:US09898573B2

    公开(公告)日:2018-02-20

    申请号:US15040453

    申请日:2016-02-10

    Abstract: Disclosed are methods, systems and computer program products that, during new technology node development, perform design rule and process assumption co-optimization using feature-specific layout-based statistical analyses. Specifically, the layout of a given feature can be analyzed to determine whether it complies with all of the currently established design rules in the new technology node. When the layout fails to comply with a current design rule, statistical analyses (e.g., Monte-Carlo simulations) of images, which are generated based on the layout and which illustrate different tolerances for and between the various shapes in the layout given current process assumption(s), can be performed. Based on the results of the analyses, the current process assumption(s) and/or the design rule itself can be adjusted using a co-optimization process in order to ensure the manufacturability of the feature within the technology.

    Semiconductor layout generation
    2.
    发明授权

    公开(公告)号:US09836570B1

    公开(公告)日:2017-12-05

    申请号:US15173756

    申请日:2016-06-06

    CPC classification number: G06F17/5072 G06F17/5081

    Abstract: Semiconductor layout generation includes: calculating, for a design rule constraint, a slack value for a subset of elements of a proposed semiconductor layout; generating a plurality of alternative layouts, where each of the alternative layouts includes a variation of interdependent characteristics of the subset of elements and a slack value for the subset of elements of each of the alternative layouts is less than the calculated slack value of subset of elements of the proposed layout; and calculating, by the layout design module for each of the alternative layouts, a risk value indicating the alternative layout's risk of fabrication failure.

    RULE AND PROCESS ASSUMPTION CO-OPTIMIZATION USING FEATURE-SPECIFIC LAYOUT-BASED STATISTICAL ANALYSES

    公开(公告)号:US20170228491A1

    公开(公告)日:2017-08-10

    申请号:US15040453

    申请日:2016-02-10

    Abstract: Disclosed are methods, systems and computer program products that, during new technology node development, perform design rule and process assumption co-optimization using feature-specific layout-based statistical analyses. Specifically, the layout of a given feature can be analyzed to determine whether it complies with all of the currently established design rules in the new technology node. When the layout fails to comply with a current design rule, statistical analyses (e.g., Monte-Carlo simulations) of images, which are generated based on the layout and which illustrate different tolerances for and between the various shapes in the layout given current process assumption(s), can be performed. Based on the results of the analyses, the current process assumption(s) and/or the design rule itself can be adjusted using a co-optimization process in order to ensure the manufacturability of the feature within the technology.

    Correcting for stress induced pattern shifts in semiconductor manufacturing
    4.
    发明授权
    Correcting for stress induced pattern shifts in semiconductor manufacturing 有权
    校正半导体制造中应力诱发的图案偏移

    公开(公告)号:US09311443B2

    公开(公告)日:2016-04-12

    申请号:US14306715

    申请日:2014-06-17

    CPC classification number: H01L27/0207 G03F7/70433 G03F7/70633

    Abstract: Apparatus, method and computer program product for reducing overlay errors during a semiconductor photolithographic mask design process flow. The method obtains data representing density characteristics of a photo mask layout design; predicts stress induced displacements based on said obtained density characteristics data; and corrects the mask layout design data by specifying shift movement of individual photo mask design shapes to pre-compensate for predicted displacements. To obtain data representing density characteristics, the method merges pieces of data that are combined to make a photo mask to obtain a full reticle field data set. The merge includes a merge of data representing density characteristic driven stress effects. The density characteristics data for the merged reticle data are then computed. To predict stress-induced displacements, the method inputs said density characteristics data into a programmed model that predicts displacements as a function of density, and outputs the predicted shift data.

    Abstract translation: 用于在半导体光刻掩模设计工艺流程期间减少重叠误差的装置,方法和计算机程序产品。 该方法获得表示光掩模布局设计的密度特性的数据; 基于所获得的密度特征数据预测应力诱导位移; 并通过指定各个照片掩模设计形状的移位移动来预测补偿预测的位移来校正掩模布局设计数据。 为了获得表示密度特性的数据,该方法合并组合的数据以制作光掩模以获得完整的掩模版场数据集。 合并包括表示密度特征驱动应力效应的数据的合并。 然后计算合并的掩模版数据的密度特性数据。 为了预测应力引起的位移,该方法将所述密度特征数据输入到预测作为密度的函数的位移的编程模型中,并输出预测的移位数据。

    Net-voltage-aware optical proximity correction (OPC)
    5.
    发明授权
    Net-voltage-aware optical proximity correction (OPC) 有权
    净电压感知光学邻近校正(OPC)

    公开(公告)号:US09311442B2

    公开(公告)日:2016-04-12

    申请号:US14261632

    申请日:2014-04-25

    Abstract: Various embodiments include computer-implemented methods, computer program products and systems for verifying an integrated circuit (IC) layout. In some cases, approaches include a computer-implemented method of verifying an IC layout, the method including: obtaining data about a process variation band for at least one physical feature in the IC layout; determining voltage-based process variation band thresholds for the at least one physical feature in the IC layout; determining whether the process variation band for the at least one physical feature in the IC layout meets design specifications for the IC layout based upon the voltage-based process variation band thresholds for the at least one physical feature in the IC layout; and modifying the IC layout in response to a determination that the process variation band for the at least one physical feature does not meet the design specifications.

    Abstract translation: 各种实施例包括用于验证集成电路(IC)布局的计算机实现的方法,计算机程序产品和系统。 在某些情况下,方法包括验证IC布局的计算机实现的方法,该方法包括:获得关于IC布局中的至少一个物理特征的过程变化频带的数据; 确定所述IC布局中的所述至少一个物理特征的基于电压的过程变化带阈值; 基于IC布局中的至少一个物理特征的基于电压的过程变化带阈值来确定IC布局中的至少一个物理特征的过程变化带是否符合IC布局的设计规范; 以及响应于所述至少一个物理特征的所述过程变化带不符合所述设计规范的确定来修改所述IC布局。

    SEMICONDUCTOR LAYOUT GENERATION
    6.
    发明申请

    公开(公告)号:US20170351799A1

    公开(公告)日:2017-12-07

    申请号:US15173756

    申请日:2016-06-06

    CPC classification number: G06F17/5072 G06F17/5081

    Abstract: Semiconductor layout generation includes: calculating, for a design rule constraint, a slack value for a subset of elements of a proposed semiconductor layout; generating a plurality of alternative layouts, where each of the alternative layouts includes a variation of interdependent characteristics of the subset of elements and a slack value for the subset of elements of each of the alternative layouts is less than the calculated slack value of subset of elements of the proposed layout; and calculating, by the layout design module for each of the alternative layouts, a risk value indicating the alternative layout's risk of fabrication failure.

Patent Agency Ranking