-
1.
公开(公告)号:US10269932B1
公开(公告)日:2019-04-23
申请号:US15874341
申请日:2018-01-18
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ankur Arya , Brian Greene , Qun Gao , Christopher Nassar , Junsic Hong , Vishal Chhabra
Abstract: One illustrative method disclosed herein includes, among other things, forming a first fin having first and second opposing sidewalls and forming a first sidewall spacer positioned adjacent the first sidewall and a second sidewall spacer positioned adjacent the second sidewall, wherein the first sidewall spacer has a greater height than the second sidewall spacer. In this example, the method further includes forming epitaxial semiconductor material on the fin and above the first and second sidewall spacers.
-
2.
公开(公告)号:US20190326408A1
公开(公告)日:2019-10-24
申请号:US16458056
申请日:2019-06-29
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Daniel Jaeger , Haigou Huang , Veeraraghavan Basker , Christopher Nassar , Jinsheng Gao , Michael Aquilino
IPC: H01L29/49 , H01L21/8234 , H01L29/78 , H01L29/66 , H01L21/02 , H01L21/8238 , H01L21/225 , H01L21/321 , H01L27/092 , H01L29/417 , H01L21/28
Abstract: At least one method, apparatus and system disclosed herein involves forming trench in a gate region, wherein the trench having an oxide layer to a height to reduce or prevent process residue. A plurality of fins are formed on a semiconductor substrate. Over a first portion of the fins, an epitaxial (EPI) feature at a top portion of each fin of the first portion. Over a second portion of the fins, a gate region is formed. In a portion of the gate region, a trench is formed. A first oxide layer at a bottom region of the trench is formed. Prior to performing an amorphous-silicon (a-Si) deposition, a flowable oxide material is deposited into the trench for forming a second oxide layer. The second oxide layer comprises the flowable oxide and the first oxide layer. The second oxide layer has a first height.
-
3.
公开(公告)号:US20190097015A1
公开(公告)日:2019-03-28
申请号:US15716287
申请日:2017-09-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Daniel Jaeger , Haigou Huang , Veeraraghavan Basker , Christopher Nassar , Jinsheng Gao , Michael Aquilino
IPC: H01L29/49 , H01L29/66 , H01L29/78 , H01L21/02 , H01L21/225 , H01L21/28 , H01L21/8234 , H01L21/321
CPC classification number: H01L29/4933 , H01L21/02425 , H01L21/2257 , H01L21/28052 , H01L21/3212 , H01L21/823431 , H01L21/823821 , H01L27/0924 , H01L29/41791 , H01L29/66795 , H01L29/785
Abstract: At least one method, apparatus and system disclosed herein involves forming trench in a gate region, wherein the trench having an oxide layer to a height to reduce or prevent process residue. A plurality of fins are formed on a semiconductor substrate. Over a first portion of the fins, an epitaxial (EPI) feature at a top portion of each fin of the first portion. Over a second portion of the fins, a gate region is formed. In a portion of the gate region, a trench is formed. A first oxide layer at a bottom region of the trench is formed. Prior to performing an amorphous-silicon (a-Si) deposition, a flowable oxide material is deposited into the trench for forming a second oxide layer. The second oxide layer comprises the flowable oxide and the first oxide layer. The second oxide layer has a first height.
-
公开(公告)号:US10522639B2
公开(公告)日:2019-12-31
申请号:US16458056
申请日:2019-06-29
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Daniel Jaeger , Haigou Huang , Veeraraghavan Basker , Christopher Nassar , Jinsheng Gao , Michael Aquilino
IPC: H01L29/49 , H01L21/8234 , H01L29/78 , H01L29/66 , H01L21/02 , H01L21/28 , H01L21/225 , H01L21/321 , H01L27/092 , H01L29/417 , H01L21/8238
Abstract: At least one method, apparatus and system disclosed herein involves forming trench in a gate region, wherein the trench having an oxide layer to a height to reduce or prevent process residue. A plurality of fins are formed on a semiconductor substrate. Over a first portion of the fins, an epitaxial (EPI) feature at a top portion of each fin of the first portion. Over a second portion of the fins, a gate region is formed. In a portion of the gate region, a trench is formed. A first oxide layer at a bottom region of the trench is formed. Prior to performing an amorphous-silicon (a-Si) deposition, a flowable oxide material is deposited into the trench for forming a second oxide layer. The second oxide layer comprises the flowable oxide and the first oxide layer. The second oxide layer has a first height.
-
公开(公告)号:US10418455B2
公开(公告)日:2019-09-17
申请号:US15716287
申请日:2017-09-26
Applicant: GLOBALFOUNDRIES INC.
Inventor: Hui Zang , Daniel Jaeger , Haigou Huang , Veeraraghavan Basker , Christopher Nassar , Jinsheng Gao , Michael Aquilino
IPC: H01L21/02 , H01L21/28 , H01L29/49 , H01L29/66 , H01L29/78 , H01L21/225 , H01L21/321 , H01L21/8234 , H01L21/8238 , H01L29/417 , H01L27/092
Abstract: At least one method, apparatus and system disclosed herein involves forming trench in a gate region, wherein the trench having an oxide layer to a height to reduce or prevent process residue. A plurality of fins are formed on a semiconductor substrate. Over a first portion of the fins, an epitaxial (EPI) feature at a top portion of each fin of the first portion. Over a second portion of the fins, a gate region is formed. In a portion of the gate region, a trench is formed. A first oxide layer at a bottom region of the trench is formed. Prior to performing an amorphous-silicon (a-Si) deposition, a flowable oxide material is deposited into the trench for forming a second oxide layer. The second oxide layer comprises the flowable oxide and the first oxide layer. The second oxide layer has a first height.
-
-
-
-