State machine based bus bridge performance and resource usage monitoring
in a bus bridge verification system
    1.
    发明授权
    State machine based bus bridge performance and resource usage monitoring in a bus bridge verification system 失效
    基于状态机的总线桥梁性能和资源使用监测在总线桥梁验证系统中

    公开(公告)号:US5913043A

    公开(公告)日:1999-06-15

    申请号:US904501

    申请日:1997-08-01

    IPC分类号: G06F11/34 G06F13/00

    摘要: A system and a method to monitor performance and resource utilization for a bus bridge in a computer system are described. All pertinent performance information for the bus bridge is stored in a statistics keeping or monitor object. A bus object is created for each bus in the system. Each bus cycle object receives the current cycle count and sends elapsed time information to the monitor object. A plurality of cycle list objects can also be used to track resource usage by sending messages to the monitor object indicating the type of cycles that enter the bus bridge. The monitor object then tracks the number of pending cycles that accumulate within the bus bridge. Thus, the statistics keeping object can indicate the current usage of each tracked resource.

    摘要翻译: 描述了一种用于监视计算机系统中的总线桥的性能和资源利用的系统和方法。 总线桥的所有相关性能信息都存储在统计信息或监视对象中。 为系统中的每个总线创建总线对象。 每个总线周期对象接收当前循环计数,并将经过的时间信息发送给监视对象。 多个循环列表对象也可用于通过向监视对象发送指示进入总线桥的周期类型的消息来跟踪资源使用。 然后监视对象跟踪在总线桥内累积的待处理周期数。 因此,统计保持对象可以指示每个跟踪资源的当前使用。

    Transaction checking system for verifying bus bridges in multi-master
bus systems
    2.
    发明授权
    Transaction checking system for verifying bus bridges in multi-master bus systems 失效
    用于验证多主总线系统中总线桥的事务检查系统

    公开(公告)号:US5930482A

    公开(公告)日:1999-07-27

    申请号:US904504

    申请日:1997-07-31

    摘要: A transaction checking system and method to verify bus bridges in multi-master bus systems are described. A state machine model is created for each bus in the system. An initiator cycle list and a target cycle list store corresponding bus cycle state machine objects and transition their states according to bus signals. The bus cycle state machines provide a mechanism of persistent storage for other verification tasks. A bus bridge model may store a copy of each configuration register for the bus bridge, thereby monitoring current state of the bus bridge. False failures due to data merging, data collapsing and address remapping are avoided. A cache model and a cycle-based messaging system provide verification of proper cache master operation. Cache coherency errors may also be detected. A statistics keeping object may be created to monitor and store all pertinent performance information for the bus bridge. The transaction checking system may monitor the state of the bus bridge in a device independent manner and with tighter verification. The cycle-based approach to verification of internal states of a bus bridge results in a sound resolution of bus cycles with a better predictability of possible failures.

    摘要翻译: 描述了一种用于验证多主总线系统中总线桥的事务检查系统和方法。 为系统中的每个总线创建状态机模型。 启动器周期列表和目标周期列表存储对应的总线周期状态机对象,并根据总线信号转换其状态。 总线周期状态机为其他验证任务提供持久存储的机制。 总线桥模型可以存储用于总线桥的每个配置寄存器的副本,从而监视总线桥的当前状态。 避免了由于数据合并,数据崩溃和地址重映射引起的错误故障。 缓存模型和基于循环的消息传递系统提供正确的高速缓存主控操作的验证。 还可以检测到缓存一致性错误。 可以创建统计信息对象来监视和存储总线桥的所有相关性能信息。 事务检查系统可以以独立于设备的方式和更严格的验证来监视总线桥的状态。 基于循环的验证总线桥内部状态的方法可以有效地解决总线周期,从而更好地预测可能发生的故障。

    State machine based bus cycle completion checking in a bus bridge
verification system
    3.
    发明授权
    State machine based bus cycle completion checking in a bus bridge verification system 失效
    总线桥接验证系统中基于状态机的总线循环完成检查

    公开(公告)号:US5958035A

    公开(公告)日:1999-09-28

    申请号:US903704

    申请日:1997-07-31

    摘要: In a computer system having a bus bridge connecting a plurality of system buses, a methodology for checking completion of a bus cycle in a bus bridge verification system is disclosed. The methodology verifies that the bus bridge is asserting proper signals for each bus protocol. As each bus cycle begins, a state machine object corresponding to that bus cycle is instantiated and each byte of said bus cycle state machine object is checked for resolution. A stimulator object may provide a bus stimulus to said bus cycle state machine object which may update its states in response thereto. Upon transitioning into its holding state, the bus cycle state machine object may verify that each byte of its transaction is accounted for and has been routed to the proper destination. The state machine object for a particular bus cycle may contain storage for that bus cycle's properties such as clock cycle number, cycle address, cycle type, cycle data and the status of byte enables. This methodology maintains a static bus cycle object that can determine if its transaction has been resolved. The cycle-based approach avoids instances of false failures arising from address remapping, byte merging or byte collapsing.

    摘要翻译: 在具有连接多个系统总线的总线桥的计算机系统中,公开了一种在总线桥接验证系统中检查总线周期完成的方法。 该方法验证总线桥是否为每个总线协议确定适当的信号。 当每个总线周期开始时,对应于该总线周期的状态机对象被实例化,并检查所述总线周期状态机对象的每个字节的分辨率。 刺激器对象可以向所述总线周期状态机对象提供总线刺激,所述总线周期状态机对象可以响应于此来更新其状态。 在转换到其保持状态之后,总线周期状态机对象可以验证其交易的每个字节被计入并被路由到适当的目的地。 特定总线周期的状态机对象可能包含该总线周期属性的存储,如时钟周期数,周期地址,周期类型,周期数据和字节使能状态。 该方法维护一个可以确定其事务是否已解决的静态总线周期对象。 基于循环的方法避免了由于地址重映射,字节合并或字节折叠引起的虚假故障的实例。

    Cache coherency detection in a bus bridge verification system
    4.
    发明授权
    Cache coherency detection in a bus bridge verification system 失效
    总线桥接验证系统中的高速缓存一致性检测

    公开(公告)号:US5996050A

    公开(公告)日:1999-11-30

    申请号:US904434

    申请日:1997-07-31

    IPC分类号: G06F12/08

    摘要: A methodology that provides detection of cache coherency errors in addition to detection of inefficient cache use by a cache master is disclosed. A model of the cache with storage for the address and data contained in each cache line and a flag indicating the state of the cache line (e.g., MESI state, or other cache coherency protocol state) is utilized. In addition, the cache model object also holds a dynamically allocated list (the cycle list) of bus cycles. This list is used to store pointers to non-cache bus cycles initiated in the multi-bus system. Cache bus cycles can update the state of the cache model object and can also instruct the cache model to perform coherency tests on pending non-cache bus cycles in the cycle list. When all protocol tests for a non-cache bus cycle have been successfully completed, no further coherency tests are performed on that bus cycle. Cache master verification is also achieved by polling the cache model to determine source of target resolution cycles for a bus cycle initiated by bus masters. Thus, cache coherency and cache controller operations are efficiently checked.

    摘要翻译: 公开了一种提供高速缓存一致性错误检测的方法,以及高速缓存主机对低效高速缓存使用的检测。 使用具有用于包含在每个高速缓存行中的地址和数据的高速缓存的模型以及指示高速缓存行的状态的标志(例如,MESI状态或其他高速缓存一致性协议状态)。 另外,缓存模型对象还保存了一个动态分配的总线周期列表(循环列表)。 该列表用于存储在多总线系统中启动的非高速缓存总线周期的指针。 缓存总线周期可以更新缓存模型对象的状态,并且还可以指示高速缓存模型对循环列表中的未缓存的非高速缓存总线周期执行一致性测试。 当非高速缓存总线周期的所有协议测试都已经成功完成时,在该总线周期内不进行进一步的一致性测试。 高速缓存主验证也通过轮询高速缓存模型来确定由总线主机启动的总线周期的目标分辨率周期的来源。 因此,高效地检查高速缓存一致性和高速缓存控制器操作。

    Bus bridge verification system including device independent bus monitors
    5.
    发明授权
    Bus bridge verification system including device independent bus monitors 失效
    总线桥梁验证系统,包括设备独立总线监视器

    公开(公告)号:US5996034A

    公开(公告)日:1999-11-30

    申请号:US949885

    申请日:1997-10-14

    IPC分类号: G06F12/08 G06F13/42 G06F13/00

    CPC分类号: G06F13/4217 G06F12/0835

    摘要: A transaction checking system and method to verify bus bridge designs in multi-master bus systems. A state machine model is created for each bus in the system. An initiator cycle list and a target cycle list store corresponding bus cycle state machine objects and transition their states according to bus signals. The bus cycle state machines provide a means of persistent storage for other verification tasks. A bus bridge model may store a copy of each configuration register for the bus bridge, thereby monitoring current state of the bus bridge. False failures due to data merging, data collapsing and address remapping are avoided. A cache model and a cycle-based messaging system provide verification of proper cache master operation. Cache coherency errors may also be detected. A statistics keeping object may be created to monitor and store all pertinent performance information for the bus bridge. The transaction checking system may monitor the state of the bus bridge in a device independent manner and with tighter verification. The cycle-based approach to verification of internal states of a bus bridge results in a sound resolution of bus cycles with a better predictability of possible failures. Bus monitors may be employed along with the bus bridge model object to determine the values of the bus bridge configuration registers. This allows timing and other protocol related functionality of a system bus attached to the bus bridge to be verified without restricting the bus monitor to a specific bus bridge design (e.g., without requiring the bus monitors to maintain the net list names for the various configuration registers identified by the hardware description language representation of the bus bridge). Additionally, future bus bridge designs can also be tested in a device independent manner.

    摘要翻译: 一种用于在多主总线系统中验证总线桥设计的事务检查系统和方法。 为系统中的每个总线创建状态机模型。 启动器周期列表和目标周期列表存储对应的总线周期状态机对象,并根据总线信号转换其状态。 总线周期状态机为其他验证任务提供持久存储的手段。 总线桥模型可以存储用于总线桥的每个配置寄存器的副本,从而监视总线桥的当前状态。 避免了由于数据合并,数据崩溃和地址重映射引起的错误故障。 缓存模型和基于循环的消息传递系统提供正确的高速缓存主控操作的验证。 还可以检测到缓存一致性错误。 可以创建统计信息对象来监视和存储总线桥的所有相关性能信息。 事务检查系统可以以独立于设备的方式和更严格的验证来监视总线桥的状态。 基于循环的验证总线桥内部状态的方法可以有效地解决总线周期,从而更好地预测可能发生的故障。 总线监视器可以与总线桥模型对象一起使用,以确定总线桥配置寄存器的值。 这允许连接到总线桥的系统总线的定时和其他协议相关功能被验证,而不必将总线监视器限制到特定的总线桥设计(例如,不需要总线监视器来维护各种配置寄存器的网络列表名称 由总线桥的硬件描述语言表示来识别)。 此外,未来的总线桥设计也可以以独立于设备的方式进行测试。

    Byte granularity data checking in a bus bridge verification system
    6.
    发明授权
    Byte granularity data checking in a bus bridge verification system 失效
    总线桥接验证系统中的字节粒度数据检查

    公开(公告)号:US5963722A

    公开(公告)日:1999-10-05

    申请号:US904190

    申请日:1997-07-31

    IPC分类号: G06F13/40 G06F13/00

    CPC分类号: G06F13/4027

    摘要: A method to track bus cycle data with byte granularity in a computer system with a bus bridge connecting a plurality of system buses is disclosed. The method eliminates false failures due to data merging performed by the bus bridge to enhance performance. A state machine model is created for each bus in the system. Each bus model is responsible for creating a bus cycle state machine object upon detecting an initiation of a corresponding bus cycle and storing it in an initiator or a target cycle list as the case may be. The bus cycle state machines are transitioned according to bus signals until a final state is reached--i.e. a state indicating that the bus protocol for the corresponding cycle was properly completed and only resolution of target data is pending. In this final state, initiator cycles compare their data bytes with those of target cycles only when they have common byte enables. These common byte enables may be deasserted upon finding of matching data bytes. Each initiator cycle remains in its final state until each byte of its data is accounted for.

    摘要翻译: 公开了一种在具有连接多个系统总线的总线桥的计算机系统中跟踪具有字节粒度的总线周期数据的方法。 该方法消除了由总线桥执行的数据合并以提高性能的错误故障。 为系统中的每个总线创建状态机模型。 每个总线模型负责在检测到相应总线周期的启动时创建总线周期状态机对象,并将其存储在发起者或目标周期列表中(视具体情况而定)。 总线周期状态机根据总线信号进行转换,直到达到最终状态。 指示相应周期的总线协议正确完成并且仅目标数据的分辨率待定的状态。 在这种最终状态下,只有当它们具有公共字节使能时,启动器周期才将其数据字节与目标周期的字节进行比较。 这些公共字节使能可能在找到匹配的数据字节时被取消置位。 每个发起者周期保持在其最终状态,直到其数据的每个字节被考虑为止。

    System and method for reducing computational overhead in a sequenced functional verification system
    7.
    发明授权
    System and method for reducing computational overhead in a sequenced functional verification system 失效
    用于减少排序功能验证系统中的计算开销的系统和方法

    公开(公告)号:US06745375B1

    公开(公告)日:2004-06-01

    申请号:US09252174

    申请日:1999-02-18

    IPC分类号: G06F945

    CPC分类号: G06F17/5022

    摘要: The computational load of using a sequencer system and the memory allocation requirements demanded for sequencer operation are reduced in operation with functional models that do not require the services of a sequencer. The computational overhead introduced by the sequencer is reduced, and memory resources for a sequencer are diminished. Functional models that do not require sequencing are created with the same framework as functional models that do require sequencing, while eliminating the sequencer's computational overhead for functional models that do not require sequencing, and allowing functional models that to not require sequencing to be created without allocating the memory required to support the sequencer. Further, both sequenced and un-sequenced functional models coexist in the same sequenced verification framework, permitting the un-sequenced functional models to avoid the computational and memory allocation overhead otherwise incurred by the sequencer.

    摘要翻译: 使用定序器系统的计算负载和要求定序器操作的存储器分配要求在不需要定序器服务的功能模型的情况下被减少。 由定序器引入的计算开销减少,并且定序器的存储器资源减少。 不需要排序的功能模型使用与需要排序的功能模型相同的框架创建,同时消除不需要排序的功能模型的定序器的计算开销,并允许在不分配的情况下创建不需要排序的功能模型 支持音序器所需的内存。 此外,序列和未排序的功能模型在相同的排序验证框架中共存,允许未排序的功能模型避免由定序器引起的计算和存储器分配开销。

    Cache coherency test system and methodology for testing cache operation
in the presence of an external snoop
    8.
    发明授权
    Cache coherency test system and methodology for testing cache operation in the presence of an external snoop 失效
    高速缓存一致性测试系统和方法,用于在存在外部窥探的情况下测试缓存操作

    公开(公告)号:US5960457A

    公开(公告)日:1999-09-28

    申请号:US846651

    申请日:1997-05-01

    摘要: A test methodology for a cache memory subsystem includes setting a test unit to initiate a snoop cycle on a local bus upon lapse of a predetermined delay. The predetermined delay is initially set to a very short delay or a zero delay. The snoop cycle to be executed may take the form of an inquire cycle to a predetermined memory address. The test unit is further set or programmed to begin monitoring the local bus for certain activity including activity which is indicative of whether the snoop cycle occurred. After programming the test unit, the processor core executes a memory operation associated with the address of the snoop cycle. This memory operation causes a cache line transition. At some point, either before, during or after effectuation of the memory operation, the snoop cycle is executed by the test unit in accordance with the predetermined delay. Upon completing the memory operation, a status register is read from the test unit to determine whether the snoop cycle has yet occurred. If the snoop cycle occurred prior to completing the memory operation, the predetermined delay is increased and the test is repeated for the increased delay. Prior to repeating the test, the cache line's coherency with external memory is checked for conformance with the cache protocol. Additionally, the test unit may further be programmed to detect an occurrence of certain external local bus signals generated by the cache memory subsystem, such as a signal indicating a hit to a cache line occurred, and a signal indicating that a hit to a modified line in the cache occurred. The test is repeated until it is determined that the snoop cycle has not occurred upon completion of the line fill instruction.

    摘要翻译: 高速缓存存储器子系统的测试方法包括设置测试单元以在经过预定延迟时在局部总线上发起窥探周期。 预定的延迟最初被设置为非常短的延迟或零延迟。 要执行的侦听周期可以以查询周期的形式到预定的存储器地址。 测试单元进一步设置或编程为开始监视局部总线的某些活动,包括指示是否发生窥探周期的活动。 在对测试单元进行编程之后,处理器核心执行与窥探周期的地址相关联的存储器操作。 该存储器操作导致高速缓存行转换。 在某一时刻,在存储器操作之前,期间或之后,通过测试单元根据预定的延迟执行窥探周期。 在完成存储器操作时,从测试单元读取状态寄存器以确定窥探周期是否仍然发生。 如果在完成存储器操作之前发生探听周期,则增加预定延迟并且为了延长延迟重复测试。 在重复测试之前,检查缓存行与外部存储器的一致性是否符合缓存协议。 此外,测试单元还可以被编程为检测由高速缓存存储器子系统产生的某些外部局部总线信号的发生,例如指示发生高速缓存线的命中的信号,以及指示对修改的线的命中的信号 在缓存中发生。 重复该测试,直到确定在行填充指令完成后探测周期未发生。

    Race condition ordering and functional verification system and method
    9.
    发明授权
    Race condition ordering and functional verification system and method 失效
    竞赛条件排序和功能验证系统及方法

    公开(公告)号:US06738737B1

    公开(公告)日:2004-05-18

    申请号:US09252176

    申请日:1999-02-18

    IPC分类号: G06F1750

    CPC分类号: G06F17/5022

    摘要: An event sequencer for a functional mechanism contains a list of signatures and corresponding priority designations, and an event list containing event information from race condition events that are to be re-ordered. A method for sequencing race condition events, includes storing signatures for identifying predetermined events, storing priority designations corresponding to the signatures to enable identification of relative priorities between identified events, detecting at least first and second events and information about each event, storing only upon signature match the events and event information associated with each event, sorting the events, and sending the sorted events to a functional mechanism. Events are compared with stored signatures, and signature matches are determined. The arrival of events is detected, events are compared with stored signatures, and matches between events and signatures are established.

    摘要翻译: 用于功能机构的事件定序器包含签名列表和对应的优先级指定,以及包含要重新排序的竞争条件事件的事件信息的事件列表。 一种用于排序竞赛条件事件的方法,包括存储用于识别预定事件的签名,存储对应于签名的优先权指定,以便能够识别所识别的事件之间的相对优先级,检测至少第一和第二事件以及关于每个事件的信息,仅存储在签名 匹配与每个事件相关联的事件和事件信息,对事件进行排序,以及将排序的事件发送到功能机制。 将事件与存储的签名进行比较,并确定签名匹配。 检测到事件的到来,将事件与存储的签名进行比较,并建立事件和签名之间的匹配。

    Verification strategy using external behavior modeling
    10.
    发明授权
    Verification strategy using external behavior modeling 失效
    使用外部行为建模的验证策略

    公开(公告)号:US6154801A

    公开(公告)日:2000-11-28

    申请号:US161342

    申请日:1998-09-25

    摘要: A verification system and method for verifying operation of an HDL (Hardware Description Language) design of a computer system component are disclosed. The computer system is configured to interface between a first bus and second bus. During verification, a simulated model of the HDL design is coupled to a simulated first bus and a simulated second bus. A designated stimulus is applied to the simulated model through the simulated first bus. A stimulus file stored in the computer system memory is configured to specify the designated stimulus to be applied. In response to the designated stimulus, the simulated model initiates bus cycles on the simulated second bus. A transaction checker is provided in the computer system memory to receive information relating to these bus cycles from said simulated second bus. By employing two different busses--one to apply a stimulus and the other to resolve the bus cycle through transaction checking--an effective decoupling of test stimulus from the checking environment is achieved. Due to decoupling, the test environment can be made more robust, and can be used to generate random responses, remap memory, inject errors into data streams etc.

    摘要翻译: 公开了一种用于验证计算机系统组件的HDL(硬件描述语言)设计的操作的验证系统和方法。 计算机系统被配置为在第一总线和第二总线之间进行接口。 在验证期间,HDL设计的模拟模型耦合到模拟的第一总线和模拟的第二总线。 通过模拟的第一条总线将指定的刺激应用于模拟模型。 存储在计算机系统存储器中的激励文件被配置为指定要应用的指定的刺激。 响应于指定的刺激,模拟模型在模拟的第二总线上启动总线周期。 在计算机系统存储器中提供事务检查器,以从所述模拟的第二总线接收与这些总线周期有关的信息。 通过使用两个不同的总线 - 一个应用刺激,另一个通过事务检查来解决总线周期 - 实现了测试刺激与检查环境的有效解耦。 由于解耦,测试环境可以更加鲁棒,可用于生成随机响应,重映射存储器,将错误注入数据流等。