Multi-gate semiconductor devices
    1.
    发明授权
    Multi-gate semiconductor devices 有权
    多栅极半导体器件

    公开(公告)号:US08987824B2

    公开(公告)日:2015-03-24

    申请号:US13301873

    申请日:2011-11-22

    摘要: A multi-gate semiconductor device is formed including a semiconductor substrate. The multi-gate semiconductor device also includes a first transistor including a first fin portion extending above the semiconductor substrate. The first transistor has a first channel region formed therein. The first channel region includes a first channel region portion doped at a first concentration of a first dopant type and a second channel region portion doped at a second concentration of the first dopant type. The second concentration is higher than the first concentration. The first transistor further includes a first gate electrode layer formed over the first channel region. The first gate electrode layer may be of a second dopant type. The first dopant type may be N-type and the second dopant type may be P-type. The second channel region portion may be formed over the first channel region portion.

    摘要翻译: 形成包括半导体衬底的多栅极半导体器件。 多栅半导体器件还包括第一晶体管,其包括在半导体衬底之上延伸的第一鳍部。 第一晶体管具有形成在其中的第一沟道区。 第一沟道区域包括以第一掺杂剂类型的第一浓度掺杂的第一沟道区域部分和以第一掺杂剂类型的第二浓度掺杂的第二沟道区域部分。 第二浓度高于第一浓度。 第一晶体管还包括形成在第一沟道区上的第一栅电极层。 第一栅极电极层可以是第二掺杂剂类型。 第一掺杂剂类型可以是N型,第二掺杂剂类型可以是P型。 第二沟道区域部分可以形成在第一沟道区域部分上。

    Single wire transmission without clock synchronization
    7.
    发明申请
    Single wire transmission without clock synchronization 失效
    单线传输无时钟同步

    公开(公告)号:US20080080652A1

    公开(公告)日:2008-04-03

    申请号:US11801820

    申请日:2007-05-12

    IPC分类号: H04L7/02

    摘要: The present invention discloses a method for single-wire transmission without clock synchronization, comprising: providing three states; defining a spacing bit by a first state of the three states; and defining data signals, a start signal and an end signal by combinations of the second and third states of the three states.

    摘要翻译: 本发明公开了一种无时钟同步的单线传输方法,包括:提供三种状态; 将所述间隔位定义为所述三种状态的第一状态; 以及通过三种状态的第二和第三状态的组合来定义数据信号,起始信号和结束信号。

    METHOD FOR EMPLOYING MEMORY WITH DEFECTIVE SECTIONS
    8.
    发明申请
    METHOD FOR EMPLOYING MEMORY WITH DEFECTIVE SECTIONS 审中-公开
    使用缺陷部分进行记忆的方法

    公开(公告)号:US20050210205A1

    公开(公告)日:2005-09-22

    申请号:US10708636

    申请日:2004-03-17

    IPC分类号: G06F12/00

    CPC分类号: G06F11/2247

    摘要: A method for forming a linked list with defective memory in an electronic device is disclosed. The method includes the steps of: performing at least a built-in self test (BIST) on a memory of the electronic device; and forming or updating the linked list of the electronic device according to at least a result of the BIST; whereby the linked list of the electronic device does not correspond to any defective memory sections.

    摘要翻译: 公开了一种在电子设备中形成具有缺陷存储器的链表的方法。 该方法包括以下步骤:至少在电子设备的存储器上执行内置自检(BIST); 至少根据BIST的结果形成或更新电子设备的链表; 由此电子设备的链表不对应于任何有缺陷的存储器部分。

    Single wire transmission without clock synchronization
    9.
    发明授权
    Single wire transmission without clock synchronization 失效
    单线传输无时钟同步

    公开(公告)号:US08180008B2

    公开(公告)日:2012-05-15

    申请号:US11801820

    申请日:2007-05-12

    IPC分类号: H04L7/02

    摘要: The present invention discloses a method for single-wire transmission without clock synchronization, comprising: providing three states; defining a spacing bit by a first state of the three states; and defining data signals, a start signal and an end signal by combinations of the second and third states of the three states.

    摘要翻译: 本发明公开了一种无时钟同步的单线传输方法,包括:提供三种状态; 将所述间隔位定义为所述三种状态的第一状态; 以及通过三种状态的第二和第三状态的组合来定义数据信号,起始信号和结束信号。

    METHOD AND APPARATUS FOR PROVIDING FAULT TOLERANCE TO MEMORY
    10.
    发明申请
    METHOD AND APPARATUS FOR PROVIDING FAULT TOLERANCE TO MEMORY 有权
    提供对存储器的容错性的方法和装置

    公开(公告)号:US20050193234A1

    公开(公告)日:2005-09-01

    申请号:US10708347

    申请日:2004-02-25

    IPC分类号: G06F11/00 H04L12/56

    摘要: A method and networking apparatus for providing fault tolerance to memory are disclosed. The networking apparatus contains a first memory for storing host/port relationships, a second memory for indicating the status of the first memory, and a processor coupled to the memories for manipulating the memories. Furthermore, the claimed invention may also include an optional third memory for serving as a secondary site for storing information regarding host/port relationships.

    摘要翻译: 公开了一种用于向存储器提供容错的方法和联网装置。 网络装置包含用于存储主机/端口关系的第一存储器,用于指示第一存储器的状态的第二存储器,以及耦合到存储器以用于操纵存储器的处理器。 此外,所要求保护的发明还可以包括用于存储关于主机/端口关系的信息的辅助站点的可选的第三存储器。