-
公开(公告)号:US20240038731A1
公开(公告)日:2024-02-01
申请号:US18486194
申请日:2023-10-13
Applicant: KIOXIA CORPORATION
Inventor: Masayoshi TAGAMI , Ryota KATSUMATA , Jun IIJIMA , Tetsuya SHIMIZU , Takamasa USUI , Genki FUJITA
IPC: H01L25/065 , H01L25/00 , H01L23/00 , H10B41/10 , H10B41/27 , H10B43/10 , H10B43/27 , H10B43/35 , H10B43/40 , H10B43/50
CPC classification number: H01L25/0657 , H01L25/50 , H01L24/08 , H10B41/10 , H10B41/27 , H10B43/10 , H10B43/27 , H10B43/35 , H10B43/40 , H10B43/50 , H01L2224/05025 , H01L24/05 , H01L2225/06544 , H01L2225/06565 , H01L2224/08146 , H01L2224/05147 , H01L2224/05571 , H01L2224/0401
Abstract: A memory device includes a first memory cell array, a second memory cell array disposed in a first direction with respect to the first memory cell array, a first contact plug extending in the first direction through the first memory cell array, and a second contact plug extending in the first direction through the second memory cell array. The first memory cell array includes first electrode layers stacked in a first direction, and a first semiconductor pillar extending through the first electrode layers in the first direction. The second memory cell array including second electrode layers stacked in the first direction, and a second semiconductor pillar extending in the first direction through the second electrode layers. The first contact plug is electrically connected to the first semiconductor pillar, and the second contact plug is electrically connected to the second semiconductor pillar and the first contact plug.
-
公开(公告)号:US20220157784A1
公开(公告)日:2022-05-19
申请号:US17590373
申请日:2022-02-01
Applicant: KIOXIA CORPORATION
Inventor: Masayoshi TAGAMI , Ryota KATSUMATA , Jun IIJIMA , Tetsuya SHIMIZU , Takamasa USUI , Genki FUJITA
IPC: H01L25/065 , H01L25/00 , H01L23/00 , H01L27/11519 , H01L27/11556 , H01L27/11565 , H01L27/1157 , H01L27/11573 , H01L27/11575 , H01L27/11582
Abstract: A memory device includes a first memory cell array, a second memory cell array disposed in a first direction with respect to the first memory cell array, a first contact plug extending in the first direction through the first memory cell array, and a second contact plug extending in the first direction through the second memory cell array. The first memory cell array includes first electrode layers stacked in a first direction, and a first semiconductor pillar extending through the first electrode layers in the first direction. The second memory cell array including second electrode layers stacked in the first direction, and a second semiconductor pillar extending in the first direction through the second electrode layers. The first contact plug is electrically connected to the first semiconductor pillar, and the second contact plug is electrically connected to the second semiconductor pillar and the first contact plug.
-