摘要:
The present techniques are capable of identifying and pinpointing defective microdrivers and/or row/column drivers either before or after any μLEDs have been placed on the display. Using the architectures described herein, test data may be delivered in a parallel fashion to the drivers from support circuitry, such as a timing controller and/or a main board, and outputs based on the test data may be similarly delivered back to the support circuitry do determine which drivers are defective. This yields access to the output of every microdriver and row drier, thus enabling the identification of specific defective elements.
摘要:
Methods and systems for testing a display having an array of microdrivers arranged in multiple of rows and columns including setting a testing mode of a microdriver of the array of microdrivers using multiple pins of the microdriver that are used in scanning or operation modes of the microdriver. The microdriver is configured to light one or more connected micro light emitting diode pixels coupled to the microdriver during the testing mode. Testing also includes operating the microdriver in the testing mode and determining functionality of the one or more connected micro light emitting diode pixels or the microdriver based on the testing mode.
摘要:
N-channel multi-time programmable memory devices having an N-conductivity type substrate, first and second P-conductivity type wells in the N-conductivity type substrate, N-conductivity type source and drain regions formed in the first P-conductivity type well, the source and drain regions being separated by a channel region, an oxide layer over the N-conductivity type substrate; and a floating gate extending over the channel region and over the second P-conductivity type well in the N-conductivity type substrate, the multi-time programmable memory cell being programmable by hot electron injection and erasable by hot hole injection.
摘要:
A technique for fabricating substrates such as a silicon-on-insulator substrate using a plasma immersion ion implantation ("PIII") system 10. The technique includes a method, which has a step of providing a substrate 2100. Ions are implanted 2109 into a surface of the substrate to a first desired depth to provide a first distribution of the ions using a plasma immersion ion implantation system 10. The implanted ions define a first thickness of material 2101 above the implant. Global energy is then increased of the substrate to initiate a cleaving action, where the cleaving action is sufficient to completely free the thickness of material from a remaining portion of the substrate. By way of the PIII system, the ions are introduced into the substrate in an efficient and cost effective manner.
摘要:
In a photonic network, signals are degraded by passing through amplifiers. A maximum number of amplifiers may be traversed before regeneration is necessary. Regeneration (typically carried out in an optical cross-connect) involves relatively expensive hardware and is to be avoided if possible. An algorithm is set out which operates in two stages. In a first stage untenable paths are rejected and in a second stage the shortest path analyzes are carried out which maximizes the number of amplifiers interspersed between regenerative nodes thereby to minimize the use of regenerative nodes but ensures that all paths have regenerative nodes spaced at no more than a maximum interval of non-regenerative nodes.
摘要:
N-channel multi-time programmable memory devices having an N-conductivity type substrate, first and second P-conductivity type wells in the N-conductivity type substrate, N-conductivity type source and drain regions formed in the first P-conductivity type well, the source and drain regions being separated by a channel region, an oxide layer over the N-conductivity type substrate; and a floating gate extending over the channel region and over the second P-conductivity type well in the N-conductivity type substrate, the multi-time programmable memory cell being programmable by hot electron injection and erasable by hot hole injection.
摘要:
Techniques are described to form a low-noise, high-gain semiconductor device. In one or more implementations, the device includes a substrate including a first dopant material having a concentration ranging from about 1×1010/cm3 to about 1×1019/cm3. The substrate also includes at least two active regions formed proximate to a surface of the substrate. The at least two active regions include a second dopant material, which is different than the first dopant material. The device further includes a gate structure formed over the surface of the substrate between the active regions. The gate structure includes a doped polycrystalline layer and an oxide layer formed over the surface between the surface and the doped polycrystalline layer. The doped polycrystalline layer includes the first dopant material having a concentration ranging from about 1×1019/cm3 to about 1×1021/cm3.
摘要翻译:描述技术以形成低噪声,高增益半导体器件。 在一个或多个实施方式中,该器件包括包含浓度范围为约1×10 10 / cm 3至约1×10 19 / cm 3的第一掺杂剂材料的衬底。 衬底还包括靠近衬底的表面形成的至少两个有源区。 所述至少两个有源区包括与第一掺杂剂材料不同的第二掺杂剂材料。 该器件还包括形成在有源区域之间的衬底表面上的栅极结构。 栅极结构包括掺杂多晶层和在表面和掺杂多晶层之间的表面上形成的氧化物层。 掺杂多晶层包括浓度范围为约1×1019 / cm3至约1×1021 / cm3的第一掺杂剂材料。
摘要:
A method of provisioning a connection across a SONET/SDU network formed from multiple sub-networks comprises: determining a model of the entire network, the model indicating the connections between all sub-networks, and representing each sub-network as a single unit; calculating a route between the sub-networks containing the first and second nodes using the model; passing the signals along the determined route, and determining the route between nodes within each sub-network locally within the respective sub-network. This method enables a simplified model of the network to be stored in each node of the network, so that a route calculation can take place at the sending node. The specific route through the network is determined as the signal passes through the network, as the specific path through individual sub-networks is determined locally. Thus, each node only needs to be capable of calculating a general route using the simplified model of the whole network and also capable of calculating a specific route through the sub-network of the node itself.
摘要:
A technique for fabricating substrates such as a silicon-on-insulator substrate using a plasma immersion ion implantation (“PIII”) system 10. The technique includes a method, which has a step of providing a substrate 2100. Ions are implanted 2109 into a surface of the substrate to a first desired depth to provide a first distribution of the ions using a plasma immersion ion implantation system 10. The implanted ions define a first thickness of material 2101 above the implant. Global energy is then increased of the substrate to initiate a cleaving action, where the cleaving action is sufficient to completely free the thickness of material from a remaining portion of the substrate. By way of the PIII system, the ions are introduced into the substrate in an efficient and cost effective manner.