Programmable compensation and frequency equalization for network systems
    1.
    发明授权
    Programmable compensation and frequency equalization for network systems 失效
    网络系统的可编程补偿和频率均衡

    公开(公告)号:US06252532B1

    公开(公告)日:2001-06-26

    申请号:US09031368

    申请日:1998-02-26

    IPC分类号: H03M166

    CPC分类号: H04L12/40032 H04L12/413

    摘要: A system for reducing electromagnetic interference emissions is described. The system can include a network interface card with an Ethernet controller circuit. The Ethernet controller circuit uses a pair of programmable digital to analog converters to generate an Ethernet output signal that includes a pre-emphasis component and a data component. The Ethernet controller circuit monitors the Ethernet output signal and adjust the levels of the pre-emphasis component and the data component by adjusting the values to the digital to analog converters. By making these adjustments, the system reduces the electromagnetic interference caused by the network interface card but maintains valid Ethernet signals.

    摘要翻译: 描述了用于减少电磁干扰发射的系统。 该系统可以包括具有以太网控制器电路的网络接口卡。 以太网控制器电路使用一对可编程数模转换器来产生包括预加重组件和数据组件的以太网输出信号。 以太网控制器电路监视以太网输出信号,并通过调整数模转换器的值来调整预加重组件和数据组件的电平。 通过进行这些调整,系统降低了网络接口卡引起的电磁干扰,但维护了有效的以太网信号。

    System and method to reduce electromagnetic interference emissions in a network interface
    2.
    发明授权
    System and method to reduce electromagnetic interference emissions in a network interface 失效
    减少网络接口中电磁干扰发射的系统和方法

    公开(公告)号:US06452938B1

    公开(公告)日:2002-09-17

    申请号:US09031265

    申请日:1998-02-26

    IPC分类号: H04L1266

    CPC分类号: H04L43/50

    摘要: A system for reducing electromagnetic interference emissions is described. The system can include a network interface card with an Ethernet controller circuit. The Ethernet controller circuit generates an Ethernet output signal that includes a pre-emphasis component and a data component. The Ethernet controller circuit monitors the Ethernet output signal and adjusts the levels of the pre-emphasis component and the data component to reduce the electromagnetic interference caused by the network interface card but still fit the requirements for valid Ethernet signals.

    摘要翻译: 描述了用于减少电磁干扰发射的系统。 该系统可以包括具有以太网控制器电路的网络接口卡。 以太网控制器电路产生包括预加重组件和数据组件的以太网输出信号。 以太网控制器电路监视以太网输出信号,并调整预加重组件和数据组件的电平,以减少网络接口卡引起的电磁干扰,但仍符合有效的以太网信号要求。

    Network communications using sine waves
    3.
    发明授权
    Network communications using sine waves 失效
    使用正弦波的网络通信

    公开(公告)号:US5966382A

    公开(公告)日:1999-10-12

    申请号:US866566

    申请日:1997-05-30

    IPC分类号: H04L12/413 H04L12/28 H04J3/16

    CPC分类号: H04L25/0266 H04L12/413

    摘要: A system comprising the following elements. An ethernet controller circuit for generating ethernet data signals. An isolation circuit coupled to receive the ethernet data signals and for generating ethernet output signals. The ethernet output signals including primarily a first sine wave signal, a second sign wave signal, and a set of signals. The first sine wave signal is at a frequency approximately equal to the frequency of the ethernet data signals. The second sine wave signal is at a frequency approximately one half the frequency of the first sine wave signal. The third set of signals is for transitioning between said first sine wave signal and said second sine wave signal. In this embodiment, the high frequency components of the output signals is significantly reduced, which results in reduced electromagnetic interference from the system.

    摘要翻译: 一种包括以下元件的系统。 用于产生以太网数据信号的以太网控制器电路。 隔离电路,用于接收以太网数据信号并产生以太网输出信号。 以太网输出信号主要包括第一正弦波信号,第二符号波信号和一组信号。 第一个正弦波信号的频率大约等于以太网数据信号的频率。 第二正弦波信号的频率大约是第一正弦波信号的频率的一半。 第三组信号用于在所述第一正弦波信号和所述第二正弦波信号之间转换。 在本实施例中,输出信号的高频分量显着降低,从而降低了来自系统的电磁干扰。

    Current controlled oscillator with voltage independent capacitance
    4.
    发明授权
    Current controlled oscillator with voltage independent capacitance 失效
    具有电压独立电容的电流控制振荡器

    公开(公告)号:US5793260A

    公开(公告)日:1998-08-11

    申请号:US641101

    申请日:1996-04-26

    CPC分类号: H03K3/0231

    摘要: A current-controlled oscillator with first and second differential comparators (640, 840) serving as inputs, first and second voltage independent multi-layered integrated capacitors (600, 800) corresponding to the first and second comparators (640, 840), and a RS latch (700) for switching operation between the two comparators (640, 840) thereby achieving oscillation. The multi-layered integrated capacitors (600, 800) are designed to provide voltage independent capacitance.

    摘要翻译: 具有用作输入的第一和第二差分比较器(640,840)的电流控制振荡器,对应于第一和第二比较器(640,840)的第一和第二电压无关多层集成电容器(600,800),以及 RS锁存器(700),用于在两个比较器(640,840)之间切换操作,从而实现振荡。 多层集成电容器(600,800)被设计成提供电压独立的电容。

    Low power buffer system for network communications
    5.
    发明授权
    Low power buffer system for network communications 失效
    用于网络通信的低功率缓冲系统

    公开(公告)号:US06341135B1

    公开(公告)日:2002-01-22

    申请号:US09032382

    申请日:1998-02-26

    IPC分类号: G01R1900

    摘要: NMOS transistor buffers are used to buffer the output of a system. The system can include a network interface card. The NMOS transistor buffers receive the output of the shaped Ethernet data signals and drive a transformer. The NMOS transistor buffers allow for low power consumption while a feedback monitoring system provides stability by controlling the inputs to the NMOS transistors.

    摘要翻译: NMOS晶体管缓冲器用于缓冲系统的输出。 该系统可以包括一个网络接口卡。 NMOS晶体管缓冲器接收成形以太网数据信号的输出并驱动变压器。 NMOS晶体管缓冲器允许低功耗,而反馈监控系统通过控制对NMOS晶体管的输入来提供稳定性。

    Telephone network signal conversion system
    6.
    发明授权
    Telephone network signal conversion system 失效
    电话网络信号转换系统

    公开(公告)号:US06801605B1

    公开(公告)日:2004-10-05

    申请号:US09660825

    申请日:2000-09-13

    IPC分类号: H04M1100

    CPC分类号: H03M5/02

    摘要: An integrated circuit is provided to convert an analog telephone signal into a digital format. The integrated circuit includes an analog-digital converter coupled to an averager. Sampled analog values are averaged at intervals and compared to a threshold level to determine a digital value.

    摘要翻译: 提供集成电路以将模拟电话信号转换成数字格式。 集成电路包括耦合到平均器的模数转换器。 采样模拟值以间隔进行平均,并与阈值电平进行比较,以确定数字值。

    Scaleable priority arbiter for arbitrating between multiple FIFO entry points of a network interface card
    7.
    发明授权
    Scaleable priority arbiter for arbitrating between multiple FIFO entry points of a network interface card 失效
    可扩展优先仲裁器,用于在网络接口卡的多个FIFO入口点之间进行仲裁

    公开(公告)号:US06667983B1

    公开(公告)日:2003-12-23

    申请号:US09321068

    申请日:1999-05-27

    IPC分类号: H04L1228

    CPC分类号: H04L47/24 H04L49/90

    摘要: A scaleable priority arbiter for arbitrating between multiple FIFO entry points of a network interface card (NIC). The circuit provides a separate FIFO entry point circuit within the NIC for each data packet priority type. Exemplary priority types, from highest to lowest, include isochronous, priority 1, priority 2, . . . , priority n. A separate set of FIFO entry points are provided for NIC transmitting (Tx) and for NIC receiving (Rx). For each of the Tx FIFO entry points, a single Tx entry point register is seen by the processor and multiple downlist pointers are also maintained. The Tx entry point registers all feed a scaleable priority arbiter which selects the next message for transmission. The scaleable priority arbiter is made of scaleable circuit units that contain a sequential element controlling a multiplexer. The multiplexer selects between two inputs, a first input is dedicated to data packets of the priority type corresponding to the circuit stage and the other input comes from the lower priority chain. In one embodiment, timers regulate the transmission of isochronous packets. The arbiter transmits the isochronous packet, if any, with the timer and otherwise allows the next stage a transmit turn. The next stage checks if a priority 1 packet is present and if a priority 1 packet was not sent the last time its turn was reached. If yes, the priority 1 packet is sent, if not, then the above decision is repeated with respect to the next lower priority circuit stage. Priority arbitration improves quality of service performance.

    摘要翻译: 用于在网络接口卡(NIC)的多个FIFO入口点之间进行仲裁的可扩展优先仲裁器。 该电路为每个数据包优先级类型的NIC提供单独的FIFO入口点电路。 从最高到最低的优先级类型包括等时,优先级1,优先级2。 。 。 ,优先级n。 提供了一组单独的FIFO入口点,用于NIC传输(Tx)和NIC接收(Rx)。 对于每个Tx FIFO入口点,处理器看到单个Tx入口点寄存器,并且还保留了多个下划线指针。 Tx入口点注册所有馈送可扩展优先仲裁器,其选择下一个消息进行传输。 可扩展优先仲裁器由包含控制复用器的顺序元件的可缩放电路单元组成。 多路复用器在两个输入之间进行选择,第一个输入专用于与电路级对应的优先级类型的数据包,另一个输入来自较低优先级的链。 在一个实施例中,定时器调节同步分组的传输。 仲裁器用定时器发送等时数据包(如果有的话),否则允许下一级传输转。 下一个阶段检查是否存在优先级1数据包,并且在最后一次到达时没有发送优先级1数据包。 如果是,则发送优先级1分组,否则,则针对下一个较低优先级的电路级重复上述决定。 优先仲裁提高了服务质量。

    Slave interface circuit for providing communication between a peripheral component interconnect (PCI) domain and an advanced system bus (ASB)
    8.
    发明授权
    Slave interface circuit for providing communication between a peripheral component interconnect (PCI) domain and an advanced system bus (ASB) 失效
    用于提供外围部件互连(PCI)域和高级系统总线(ASB)之间的通信的从接口电路,

    公开(公告)号:US06366973B1

    公开(公告)日:2002-04-02

    申请号:US09304034

    申请日:1999-05-03

    IPC分类号: G06F1340

    CPC分类号: G06F13/4059

    摘要: A slave interface circuit for providing communication between a PCI (Peripheral Component Interconnect) bus domain and an ASB (Advanced System Bus) bus domain. The novel circuit is an integrated interface for communicating using the AMBA (Advanced Microcontroller Bus Architecture) ASB protocol and translating ASB commands into PCI like commands. Embodiments include interfaces that are particularly suited for FPGA (field programmable gate array) and ASIC (application specific integrated circuit) implementations. A high-speed embodiment is also discussed allowing prefetch functionality. Input latches catch ASB commands on the falling edge of the ASB clock and then circuits reformat the data using size information and address bits from the ASB bus. This allows byte, halfword and word accesses. Byte readback data are provided on all four byte lanes and halfword readback data are provided on both halfword lanes. The reformatted data is latched into a set of request registers on the next rising edge of the ASB clock. During an ASB read request, the read data is latched on the rising edge of the ASB clock such that the ASB master agent can latch its requested data on the next falling edge of the ASB clock. The other handshake signals are latched on the falling edge of the ASB clock. An ASB master agent can sense the handshake on the rising edge of the ASB clock. Pipeline architecture allows the bus protocols to operate at optimum speed and supports the natural flow of data between the ASB and PCI domains without the need for wait cycles. Pipelined ASB burst cycles are supported.

    摘要翻译: 用于在PCI(外围组件互连)总线域和ASB(高级系统总线)总线域之间提供通信的从接口电路。 新颖的电路是用于使用AMBA(高级微控制器总线架构)ASB协议进行通信并将ASB命令转换为PCI的命令的集成接口。 实施例包括特别适用于FPGA(现场可编程门阵列)和ASIC(专用集成电路)实现的接口。 还讨论了允许预取功能的高速实施例。 输入锁存器在ASB时钟的下降沿捕获ASB命令,然后使用ASB总线的大小信息和地址位重新格式化数据。 这允许字节,半字和字访问。 所有四字节通道都提供字节回读数据,半字通道上提供半字回读数据。 重新格式化的数据在ASB时钟的下一个上升沿被锁存到一组请求寄存器中。 在ASB读取请求期间,读取数据在ASB时钟的上升沿被锁存,使得ASB主代理可以在ASB时钟的下一个下降沿锁存其请求的数据。 另一个握手信号在ASB时钟的下降沿锁存。 ASB主代理可以在ASB时钟的上升沿感知握手。 管道架构允许总线协议以最佳速度运行,并支持ASB和PCI域之间的数据自然流动,而无需等待周期。 支持流水线ASB突发周期。

    FIFO queued entry point circuit for a network interface card
    9.
    发明授权
    FIFO queued entry point circuit for a network interface card 失效
    用于网络接口卡的FIFO排队入口点电路

    公开(公告)号:US06360278B1

    公开(公告)日:2002-03-19

    申请号:US09321307

    申请日:1999-05-27

    IPC分类号: G06F1300

    CPC分类号: G06F13/385

    摘要: A first-in-first-out (FIFO) entry point circuit for a network interface card. The novel circuit of the present invention provides a FIFO entry point circuit within a network interface card (NIC). The FIFO implementation allows multiple downlist pointers to be maintained within the transmit (Tx) FIFO entry point circuit and also allows multiple uplist pointers to be maintained for the receive (Rx) FIFO entry point circuit. For the Tx FIFO entry point circuit, only one register is visible to the processor which can load a memory pointer into the entry point thereby placing the memory pointer on the bottom on the FIFO. Only one register is seen for the Rx FIFO entry point circuit. With respect to the Tx FIFO entry point circuit, the NIC takes the oldest entry, obtains the packet from memory that is indicated by the corresponding pointer and transmits the packet onto a network. If the packet points to a next packet, then that next packet is sent, otherwise the next pointer of the Tx FIFO entry point is then processed by the NIC. Signals indicate when the Rx or Tx FIFO entry points are full. An analogous process operates for the Rx FIFO entry point. Providing a queued entry point reduces processor utilization and PCI bus utilization in communicating packets with the network because memory pointers can be directly pushed onto the transmit FIFO by the processor without encountering race conditions. Providing a queued entry point also increases NIC efficiency by avoiding processor initiated NIC stalls. Both improve quality of service performance.

    摘要翻译: 用于网络接口卡的先进先出(FIFO)入口点电路。 本发明的新颖电路提供了网络接口卡(NIC)内的FIFO入口点电路。 FIFO实现允许在发送(Tx)FIFO入口点电路内保持多个下行指针,并且还允许为接收(Rx)FIFO入口点电路维护多个上行指针。 对于Tx FIFO入口点电路,处理器只能看到一个寄存器,可以将存储器指针加载到入口点,从而将存储器指针放在FIFO的底部。 Rx FIFO入口点电路只能看到一个寄存器。 对于Tx FIFO入口点电路,NIC采取最早的条目,从由相应指针指示的存储器获得分组,并将该分组发送到网络上。 如果分组指向下一个分组,则发送下一个分组,否则Tx FIFO入口点的下一个指针然后由NIC处理。 信号指示Rx或Tx FIFO入口点何时已满。 对于Rx FIFO入口点进行类似的处理。 提供排队的入口点降低了与网络通信数据包的处理器利用率和PCI总线利用率,因为存储器指针可以被处理器直接推送到发送FIFO,而不会遇到竞争条件。 提供排队的入口点还可以通过避免处理器启动的网卡停顿来提高网卡的效率。 两者都提高了服务质量的表现。

    Byte accessible memory interface using reduced memory control pin count
    10.
    发明授权
    Byte accessible memory interface using reduced memory control pin count 有权
    字节可访问存储器接口使用减少的内存控制引脚数

    公开(公告)号:US6055594A

    公开(公告)日:2000-04-25

    申请号:US139148

    申请日:1998-08-24

    IPC分类号: G06F13/16 G06F13/00

    CPC分类号: G06F13/1678

    摘要: A byte accessible memory interface circuit using a reduced set of memory control signals. The present invention includes an interface circuit having a reduced set of memory control signals for performing word length reads and writes to an external memory module containing a plurality of integrated circuit (IC) memory chips. The interface circuit contains a respective multiplexer and a respective register circuit for each byte of the word length data. The multiplexers select a byte of data from either an on-chip data bus or from a bus carrying data read from the external memory module. To perform a full length word write, the data from the on-chip bus is loaded into the registers (via the multiplexers) and then written to the memory module. To perform a partial length word write, a pre-read operation is performed at the target address and a word length data is loaded into the registers. The new data is then received over the on-chip data bus and routed by the multiplexers into the byte locations to be changed. The properly merged data is then written as a full length word to the memory module. To perform a full length word read, a word of data is loaded into the byte registers and then forwarded over the on-chip data bus. By the provision of a pre-read operation, all of the IC memory chips can share the same chip enable, output enable and write enable control signals thereby reducing pin count on the integrated circuit that contains the interface circuit.

    摘要翻译: 一个字节可访问存储器接口电路,使用一组减少的存储器控​​制信号。 本发明包括具有减少的一组存储器控制信号的接口电路,用于对包含多个集成电路(IC)存储器芯片的外部存储器模块执行字长读取和写入。 接口电路包含相应的多路复用器和用于字长数据的每个字节的相应寄存器电路。 多路复用器从片上数据总线或从承载从外部存储器模块读取的数据的总线选择一个字节的数据。 要执行全长字写入,片上总线的数据将通过多路复用器加载到寄存器中,然后写入存储器模块。 为了执行部分长度字写入,在目标地址处执行预读操作,并将字长数据加载到寄存器中。 然后通过片上数据总线接收新数据,并由多路复用器路由到要更改的字节位置。 然后将适当合并的数据作为全长字写入内存模块。 要执行全长字读取,数据字被加载到字节寄存器中,然后通过片上数据总线转发。 通过提供预读操作,所有IC存储器芯片可以共享相同的芯片使能,输出使能和写使能控制信号,从而减少包含接口电路的集成电路的引脚数。