Wireless communication restriction device, repeater and base station
    2.
    发明授权
    Wireless communication restriction device, repeater and base station 有权
    无线通信限制设备,中继器和基站

    公开(公告)号:US06987978B2

    公开(公告)日:2006-01-17

    申请号:US10337310

    申请日:2003-01-07

    IPC分类号: H04M1/00

    摘要: The disclosed invention makes mobile terminals physically impossible to use in specific spaces without using radio waves of so high intensity as to affect medical devices and without requiring telephone companies that operate wireless communications systems (WCS) to take special measures. Cooperation of a telephone company on the implementation of making mobile terminals physically impossible to use in specific spaces makes mobile terminals provided by the telephone company easy to use. Pseudo signals of downlink pilot signal in WCS are emitted off the pilot timing in specific spaces. Uplink channel radio waves in cooperative telephone compannies' WCS are relayed and communication path is disconnected if the uplink channel radio waves are for communication of an attribute banned in the space. Communication path can be disconnected without increasing the intensity of radio waves so high. In cooperative telephone compannies' WCS, only the path of communication of an attribute banned in the space is disconnected.

    摘要翻译: 所公开的发明使得移动终端在特定空间中物理上不可能使用,而不使用如此高的强度的无线电波影响医疗设备,并且不需要操作无线通信系统(WCS)的电话公司采取特殊措施。 电话公司在实施移动终端实际上​​不可能在特定空间中使用的合作使得电话公司提供的移动终端易于使用。 WCS中的下行链路导频信号的伪信号在特定空间内从导频定时发出。 如果上行链路信道无线电波用于在空间中禁止的属性的通信,则中继合作电话单元WCS中的上行链路无线电波,并且通信路径被断开。 通信路径可以在不增加无线电波强度的情况下断开连接。 在合作电话公司的WCS中,只有空间中禁止的属性的通信路径才会断开连接。

    Logic circuit
    3.
    发明授权
    Logic circuit 失效
    逻辑电路

    公开(公告)号:US6064234A

    公开(公告)日:2000-05-16

    申请号:US134335

    申请日:1998-08-14

    IPC分类号: H03K19/0948 H03K19/094

    CPC分类号: H03K19/0948

    摘要: A logic circuit for use as a selector having multiple inputs and high operation speed. The logic circuit includes a first FET having a first electrode connected to a first power supply, a second electrode connected to an output terminal and a third electrode connected to an intermediate control node, and a plurality of logic blocks parallelly connected between the second power supply and the output terminal. Each logic block includes second and third FETs being of a conductivity type opposite to that of the first FET and connected in series between the output terminal and a second power supply. Each logic block also includes a fourth FET being of the same conductivity type as the second and third FETs and having a third electrode connected to the third electrode of the second FET, a first electrode connected to the third electrode of the third FET and a second electrode connected to the intermediate control node. The conduction resistance between the output terminal and the first power supply is reduced and the parasitic capacitance added to the output terminal is also reduced, thereby allowing the logic circuit to be operated at high speed.

    摘要翻译: 用作具有多个输入和高操作速度的选择器的逻辑电路。 逻辑电路包括:第一FET,具有连接到第一电源的第一电极,连接到输出端子的第二电极和连接到中间控制节点的第三电极;以及并联连接在第二电源 和输出端子。 每个逻辑块包括具有与第一FET相反的导电类型的第二和第三FET,并串联连接在输出端和第二电源之间。 每个逻辑块还包括与第二和第三FET具有相同导电类型的第四FET,并且具有连接到第二FET的第三电极的第三电极,连接到第三FET的第三电极的第一电极和第二FET 电极连接到中间控制节点。 输出端子与第一电源之间的导通电阻降低,并且增加到输出端子的寄生电容也减小,从而允许逻辑电路以高速运行。

    Data transmitter-receiver
    4.
    发明授权
    Data transmitter-receiver 失效
    数据发射机 - 接收机

    公开(公告)号:US5729550A

    公开(公告)日:1998-03-17

    申请号:US618787

    申请日:1996-03-20

    CPC分类号: G06F5/06

    摘要: In transmitting and receiving signals between a plurality of units in a information processing system, signals can be transmitted and received between circuits operated by asynchronous clocks which are the same in period (frequency) but not necessarily to be the same in phase, thereby permitting the information processing system to operate with a shorter clock period. A delay circuit arranged in the communication path is so controllable that the data sent out in synchronism with the clock signal of a transmitting unit is correctly retrieved in synchronism with the clock signal of a receiving unit. Further, data having a predetermined simple pattern is sent out in synchronism with the clock signal of the transmitting unit, and it is decided whether the data has been correctly received by the receiving unit. The delay circuit is automatically controlled by use of the result of decision.

    摘要翻译: 在信息处理系统中的多个单元之间发送和接收信号时,可以在由周期(频率)相同但不一定相位的异步时钟操作的电路之间发送和接收信号,从而允许 信息处理系统在较短的时钟周期内运行。 布置在通信路径中的延迟电路是可控的,使得与发送单元的时钟信号同步发送的数据与接收单元的时钟信号同步正确检索。 此外,与发送单元的时钟信号同步地发送具有预定简单模式的数据,并且确定数据是否已被接收单元正确地接收。 延迟电路由决定结果自动控制。

    Apparatus for matching impedance in an electrostatic sensor
    6.
    发明授权
    Apparatus for matching impedance in an electrostatic sensor 失效
    用于匹配静电传感器中的阻抗的装置

    公开(公告)号:US5325067A

    公开(公告)日:1994-06-28

    申请号:US67393

    申请日:1993-05-25

    CPC分类号: H03K17/955 G01R27/2688

    摘要: It is an object of the present invention to prevent variations in sensitivity of the sensor circuits of the respective channels by equalizing the power of oscillation frequency signals to be distributed/supplied from one oscillation circuit to the sensor circuits of the respective channels. Multi-channel sensor circuits are arranged with a common oscillation circuit. A high-impedance conversion circuit is connected to the output terminal of the oscillation circuit. A first impedance matching circuit for performing impedance matching of resonance circuits of the respective channels with reference to the oscillation circuit is arranged on the output side of the high-impedance conversion circuit. Second impedance matching circuits for performing impedance matching of the oscillation circuit with reference to the resonance circuits are connected at the input terminals of the resonance circuits of the respective channels. The first impedance matching circuit is connected to the second impedance matching circuits through coaxial cables.

    摘要翻译: 本发明的目的是通过将从一个振荡电路分配/提供的振荡频率信号的功率均衡到各个通道的传感器电路来防止各个通道的传感器电路的灵敏度的变化。 多通道传感器电路配有一个共同的振荡电路。 高阻抗转换电路连接到振荡电路的输出端。 在高阻抗转换电路的输出侧配置有用于根据振荡电路进行各通道的谐振电路的阻抗匹配的第一阻抗匹配电路。 用于相对于谐振电路执行振荡电路的阻抗匹配的第二阻抗匹配电路连接在各个通道的谐振电路的输入端。 第一阻抗匹配电路通过同轴电缆连接到第二阻抗匹配电路。

    Information processing apparatus
    7.
    发明授权
    Information processing apparatus 失效
    信息处理装置

    公开(公告)号:US5214743A

    公开(公告)日:1993-05-25

    申请号:US602661

    申请日:1990-10-24

    IPC分类号: G06N3/04 G06N3/063

    CPC分类号: G06N3/063 G06N3/0454

    摘要: An information processing apparatus which includes an input layer, a hidden layer and an output layer, and performs a computation in terms of models of neurons. A forward network, having the input layer, the hidden layer and the output layer, executes a computation for externally input data to determine the values of outputs therefrom, and a backward network, having the output layer and the hidden layer, executes computation for output values expected for given inputs to determine learning signal values. The information processing apparatus transfers the output values and learning values between the forward network and the backward network to modify the synapse weights of the neuron models.

    摘要翻译: 一种信息处理设备,包括输入层,隐藏层和输出层,并根据神经元的模型进行计算。 具有输入层,隐藏层和输出层的正向网络对外部输入数据执行计算,以确定其输出值,并且具有输出层和隐藏层的反向网络执行计算以输出 预期给定输入的值用于确定学习信号值。 信息处理装置传送前向网络和后向网络之间的输出值和学习值,以修改神经元模型的突触权重。

    Clock signal supply system
    8.
    发明授权
    Clock signal supply system 失效
    时钟信号供电系统

    公开(公告)号:US5184027A

    公开(公告)日:1993-02-02

    申请号:US688696

    申请日:1991-04-22

    摘要: A clock signal supply system provides for automatic accurate phase adjustment of clock signals. The system includes an oscillator that produces clock signals and a reference generator that generates a reference signal that has a predetermined relationship with respect to the clock signals produced by the oscillator. At each location where the clock signal is to be received, an adjusting circuit is provided to adjust the phase of the received clock signals. Such an adjusting circuit may include a variable delay circuit which receives the clock signal and produces an output which is constituted by the clock signal having a varied delay, to the remainder of the attached circuits. Further, the output of the variable delay is fed back to a phase difference detection circuit. The reference signal is second input to the phase difference detection circuit. This phase difference detection circuit compares the difference of the reference signal and the output of the variable delay circuit and produces the control signal to the variable delay circuit which will further adjust the phase of the clock signal that is received. This adjustment is carried out at each of the locations where the clock signal is to be received, thereby providing automatic adjustment of the phase of the clock signals.

    摘要翻译: 时钟信号供应系统提供时钟信号的自动精确相位调整。 该系统包括产生时钟信号的振荡器和产生相对于由振荡器产生的时钟信号具有预定关系的参考信号的参考发生器。 在要接收时钟信号的每个位置,提供调整电路以调整所接收的时钟信号的相位。 这种调整电路可以包括可变延迟电路,其接收时钟信号并且产生由具有变化的延迟的时钟信号构成的输出到连接电路的其余部分。 此外,可变延迟的输出被反馈到相位差检测电路。 参考信号是相位差检测电路的第二输入。 该相位差检测电路比较参考信号和可变延迟电路的输出的差异,并将该控制信号产生到可变延迟电路,该可变延迟电路将进一步调节所接收的时钟信号的相位。 该调整是在要接收时钟信号的每个位置处执行的,从而提供对时钟信号的相位的自动调整。

    Liquid level sensing means
    9.
    发明授权
    Liquid level sensing means 失效
    液位检测装置

    公开(公告)号:US4217779A

    公开(公告)日:1980-08-19

    申请号:US19573

    申请日:1979-03-12

    CPC分类号: G01F23/185 G01F23/70

    摘要: Liquid level sensing device comprising magnet received in the cylindrical portion of an oil reservoir cap, a signal generating electrical circuit, by which an oil level is indicated, including galvano-magneto effect transducing device attached to the magnet, magnetic device carried on a diaphragm of the oil reservoir and movable with respect to the transducing device, the magnetic device moving away from the transducing device when the diaphragm is lowered so that an electric signal is generated by the transducing device.

    摘要翻译: 液面检测装置包括容纳在储油器盖的圆筒部分中的磁体,指示油位的信号发生电路,包括附接到磁体的电流 - 磁效应传感装置,承载在磁体上的隔膜的磁性装置 所述油储存器并且相对于所述换能装置可移动,所述磁性装置在所述隔膜下降时远离所述换能装置移动,从而由所述换能装置产生电信号。

    Potentiometer
    10.
    发明授权

    公开(公告)号:US4132970A

    公开(公告)日:1979-01-02

    申请号:US823017

    申请日:1977-08-08

    摘要: A potentiometer includes a pair of magnetic resistance effect elements which cooperate with a permanent magnet carried by a rotary shaft. The shaft is supported for angular movement by a cylindrical holder formed of synthetic resin material and disposed in partial surrounding relationship and in contact with the shaft. The holder includes a cylindrical reinforcing member of metallic material embedded therein and having an axis which is aligned with the axis of the rotary shaft. The member affords reinforcement to and prevents a distortion during molding of the holder.