-
公开(公告)号:US09646681B1
公开(公告)日:2017-05-09
申请号:US15137952
申请日:2016-04-25
Applicant: QUALCOMM Incorporated
Inventor: Changho Jung , Keejong Kim , Sei Seung Yoon
IPC: G11C11/00 , G11C11/419 , G11C11/412
CPC classification number: G11C11/419 , G11C8/14 , G11C8/16 , G11C11/412 , G11C11/4125 , H01L28/00
Abstract: A memory and a method for operating a memory are provided. The memory includes a memory cell having a first circuit to store a bit and a second circuit to decouple the stored bit from a power supply and from a return. The method includes storing a bit in a memory cell by a first circuit and decoupling the stored bit from a power supply and a return by a second circuit. Another memory is provided. The memory includes a memory cell having means for storing a bit by a feedback and means for disabling the feedback.
-
2.
公开(公告)号:US11152038B2
公开(公告)日:2021-10-19
申请号:US16792636
申请日:2020-02-17
Applicant: QUALCOMM Incorporated
Inventor: Anil Chowdary Kota , Keejong Kim , Hochul Lee
Abstract: Certain aspects of the present disclosure provide methods and apparatus for testing a one-time programmable (OTP) memory device, including the functionality of a sense amplifier circuit. The OTP memory device includes a memory array, an input latch circuit, and a sense amplifier circuit comprising a current source and a multiplexer. The multiplexer has a first input coupled to an output of the memory array, a second input coupled to the input latch circuit, and an output coupled to an input of the current source circuit.
-
公开(公告)号:US10770132B1
公开(公告)日:2020-09-08
申请号:US16523768
申请日:2019-07-26
Applicant: QUALCOMM Incorporated
Inventor: Changho Jung , Keejong Kim , Arun Babu Pallerla , Chulmin Jung
IPC: G11C11/418 , G11C11/419
Abstract: A memory is provided that is configured to practice both a normal read operation and also a burst mode read operation. A burst mode address comparator compares a current row address to a previous row address to determine whether a read operation is a normal read operation or a burst mode read operation.
-
公开(公告)号:US09959912B2
公开(公告)日:2018-05-01
申请号:US15013897
申请日:2016-02-02
Applicant: QUALCOMM Incorporated
Inventor: Chulmin Jung , Fahad Ahmed , Sei Seung Yoon , Keejong Kim
IPC: G11C7/02 , G11C7/00 , G11C7/08 , G11C7/14 , G11C11/418 , G11C11/419 , G11C29/02 , G11C29/14 , G11C29/50 , G11C5/06 , G11C7/06 , G11C7/10
CPC classification number: G11C7/02 , G11C5/06 , G11C7/00 , G11C7/062 , G11C7/08 , G11C7/10 , G11C7/14 , G11C11/418 , G11C11/419 , G11C29/02 , G11C29/026 , G11C29/14 , G11C29/50012
Abstract: A memory includes a memory cell, one bitline coupled to the memory cell, a sense amplifier coupled to the one bitline, a timing circuit configured to enable the sense amplifier during a read operation, a control circuit configured to enable the sense amplifier independent of the timing circuit, and a pull-up circuit configured to pull up the one bitline while the sense amplifier is enabled by the control circuit. The method includes enabling a sense amplifier in a read operation by a timing circuit. The sense amplifier is coupled to at least one bitline, and the at least one bitline is coupled to a memory cell. The method further includes enabling the sense amplifier independent of the timing circuit in a second operation and pulling up the at least one bitline by a pull-up circuit while the sense amplifier is enabled in the second operation.
-
公开(公告)号:US09627041B1
公开(公告)日:2017-04-18
申请号:US15010385
申请日:2016-01-29
Applicant: QUALCOMM Incorporated
Inventor: Chulmin Jung , Fahad Ahmed , Sei Seung Yoon , Keejong Kim
IPC: G11C11/00 , G11C11/419 , G11C5/14 , G11C11/4074
CPC classification number: G11C11/419 , G11C5/147 , G11C8/08 , G11C11/4074 , G11C11/417 , G11C11/418 , G11C29/12005 , G11C2029/1202
Abstract: A memory and a method to operate the memory are provided. The memory includes a plurality of memory cells and a wordline driver configured to output a wordline. The memory cells are coupled to the wordline. A control circuit is configured to supply an operating voltage to the memory cells and to the wordline driver. A voltage-adjustment circuit is configured to adjust the operating voltage supplied to the memory cells during the control circuit supplying the operating voltage to the memory cells and to the wordline driver. The method includes supplying an operating voltage to at least one memory cells and to a wordline coupled to the at least one memory cells and adjusting the operating voltage supplied to the at least one memory cells during the supplying the operating voltage to the at least one memory cells and to the wordline.
-
公开(公告)号:US11114176B1
公开(公告)日:2021-09-07
申请号:US16811145
申请日:2020-03-06
Applicant: QUALCOMM Incorporated
Inventor: Hochul Lee , Anil Chowdary Kota , Keejong Kim
Abstract: A One Time Programmable (OTP) memory, includes: a first driver coupled to a reference cell by a first bit line; a second driver coupled to an OTP cell by a second bit line; and a comparator having a first input coupled to the first bit line and the reference cell, a second input coupled to the second bit line and the OTP cell, and an output coupled to a logic circuit configured to control the first driver and the second driver.
-
公开(公告)号:US11527282B2
公开(公告)日:2022-12-13
申请号:US17144077
申请日:2021-01-07
Applicant: QUALCOMM Incorporated
Inventor: Changho Jung , Keejong Kim , Chulmin Jung , Ritu Chaba
IPC: G11C11/419 , G11C7/08 , G11C7/10 , G11C7/12 , G11C7/22 , G11C8/08 , G11C8/10 , G11C11/418
Abstract: A memory is provided that is configured to practice both a conventional normal read operation and also a burst mode read operation. During the normal read operation, the memory pre-charges the bit lines in a group of multiplexed columns. Each column has a sense amplifier that latches a bit decision for the column during the normal read operation. If a subsequent read operation addresses the same group of multiplexed columns, the memory invokes the burst-mode read operation during which the bit lines are not pre-charged.
-
公开(公告)号:US10923185B2
公开(公告)日:2021-02-16
申请号:US16431639
申请日:2019-06-04
Applicant: QUALCOMM Incorporated
Inventor: Changho Jung , Keejong Kim , Chulmin Jung , Ritu Chaba
IPC: G11C11/419 , G11C7/08 , G11C7/22 , G11C11/418 , G11C7/10 , G11C8/08 , G11C8/10 , G11C7/12
Abstract: A memory is provided that is configured to practice both a conventional normal read operation and also a burst mode read operation. During the normal read operation, the memory pre-charges the bit lines in a group of multiplexed columns. Each column has a sense amplifier that latches a bit decision for the column during the normal read operation. If a subsequent read operation addresses the same group of multiplexed columns, the memory invokes the burst-mode read operation during which the bit lines are not pre-charged.
-
公开(公告)号:US10796735B1
公开(公告)日:2020-10-06
申请号:US16459320
申请日:2019-07-01
Applicant: QUALCOMM Incorporated
Inventor: Hochul Lee , Keejong Kim , Anil Chowdary Kota , Chulmin Jung
Abstract: In certain aspects, a memory device includes memory bit cells coupled to a read bit line, and a first sense amplifier having a first input coupled to the read bit line, and a first output. The memory device also includes a latch amplifier having a first input coupled to the first output of the first sense amplifier, an enable input, and an output. The memory device also includes one or more dummy bit cells coupled to a dummy bit line, and a second sense amplifier having a first input coupled to the dummy bit line, and an output. The memory device further includes a trigger circuit having an input coupled to the output of the second sense amplifier, and an output coupled to the enable input of the latch amplifier.
-
-
-
-
-
-
-
-