-
公开(公告)号:US5838628A
公开(公告)日:1998-11-17
申请号:US840534
申请日:1997-04-22
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
公开(公告)号:US06897679B2
公开(公告)日:2005-05-24
申请号:US10356691
申请日:2003-01-31
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/173 , H03K19/177
CPC分类号: H03K19/17736 , G01R31/318516 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks (“LABs”). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
摘要翻译: 可编程逻辑阵列集成电路具有多个可编程逻辑模块,它们被组合在多个逻辑阵列块(“LAB”)中。 LAB以二维阵列布置在电路上。 提供一个导线网络,用于将任何逻辑模块与任何其他逻辑模块相互连接。 此外,相邻或附近的逻辑模块可以彼此连接,用于在逻辑模块之间提供进位链和/或用于将两个或多个模块连接在一起以提供更复杂的逻辑功能而不必利用一般互连的特殊目的 网络。 提供了所谓的快速或通用导体的另一网络,用于在整个电路中分布广泛使用的逻辑信号,例如时钟和清除信号。 多路复用器可以以各种方式用于减少信号导体之间所需的可编程互连数量。
-
公开(公告)号:US6018490A
公开(公告)日:2000-01-25
申请号:US169332
申请日:1998-10-09
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
公开(公告)号:US6064599A
公开(公告)日:2000-05-16
申请号:US179254
申请日:1998-10-26
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs") The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
摘要翻译: 可编程逻辑阵列集成电路具有多个可编程逻辑模块,这些可编程逻辑模块在多个逻辑阵列块(“LAB”)中分组在一起.LAB以二维阵列布置在电路上。 提供一个导线网络,用于将任何逻辑模块与任何其他逻辑模块相互连接。 此外,相邻或附近的逻辑模块可以彼此连接,用于在逻辑模块之间提供进位链和/或用于将两个或多个模块连接在一起以提供更复杂的逻辑功能而不必利用一般互连的特殊目的 网络。 提供了所谓的快速或通用导体的另一网络,用于在整个电路中分布广泛使用的逻辑信号,例如时钟和清除信号。 多路复用器可以以各种方式用于减少信号导体之间所需的可编程互连数量。
-
公开(公告)号:US6028808A
公开(公告)日:2000-02-22
申请号:US851862
申请日:1997-05-06
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , A11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
公开(公告)号:US5812479A
公开(公告)日:1998-09-22
申请号:US851761
申请日:1997-05-06
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. Mc Clintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
公开(公告)号:USRE38651E1
公开(公告)日:2004-11-09
申请号:US09096917
申请日:1998-06-12
申请人: Chiakang Sung , Wanli Chang , Joseph Huang , Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Bahram Ahanin
发明人: Chiakang Sung , Wanli Chang , Joseph Huang , Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Bahram Ahanin
IPC分类号: G06F1200
CPC分类号: G11C8/12 , G01R31/318516
摘要: A programmable variable depth and width random-access memory circuit is provided. The memory circuit contains rows and columns of memory cells for storing data. A row decoder is used to address individual rows of the memory cells. Column address circuitry receives a column address signal and a width and depth selection signal. A column decoder within the column address circuitry addresses one or more columns of memory cells of the RAM array based on the selected width of the array. The output of the column decoder is routed to the appropriate column or columns of memory cells by a pattern of fixed connections and a group of programmable multiplexers. The number of data output lines to which data signals are provided is determined by the selected width of the RAM array. The output circuitry contains a group of programmable demultiplexers and a routing array having a pattern of fixed connections suitable for passing data signals from the RAM array to the selected number of data output lines.
-
公开(公告)号:US5668771A
公开(公告)日:1997-09-16
申请号:US655870
申请日:1996-05-24
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00 , G11B7/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
摘要翻译: 可编程逻辑阵列集成电路具有多个可编程逻辑模块,它们被组合在多个逻辑阵列块(“LAB”)中。 LAB以二维阵列布置在电路上。 提供一个导线网络,用于将任何逻辑模块与任何其他逻辑模块相互连接。 此外,相邻或附近的逻辑模块可以彼此连接,用于在逻辑模块之间提供进位链和/或用于将两个或多个模块连接在一起以提供更复杂的逻辑功能而不必利用一般互连的特殊目的 网络。 提供了所谓的快速或通用导体的另一网络,用于在整个电路中分布广泛使用的逻辑信号,例如时钟和清除信号。 多路复用器可以以各种方式用于减少信号导体之间所需的可编程互连数量。
-
公开(公告)号:US6134173A
公开(公告)日:2000-10-17
申请号:US184383
申请日:1998-11-02
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
公开(公告)号:US6023439A
公开(公告)日:2000-02-08
申请号:US156036
申请日:1998-09-17
申请人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
发明人: Richard G. Cliff , L. Todd Cope , Cameron R. McClintock , William Leong , James A. Watson , Joseph Huang , Bahram Ahanin
IPC分类号: G01R31/3185 , G11C8/12 , H03K19/094 , H03K19/173 , H03K19/177 , G11C13/00
CPC分类号: H03K19/09429 , G11C8/12 , H03K19/1737 , H03K19/17704 , H03K19/17728 , H03K19/17736 , H03K19/1774 , H03K19/1776 , H03K19/1778 , H03K19/17792 , G01R31/318516
摘要: A programmable logic array integrated circuit has a number of programmable logic modules which are grouped together in a plurality of logic array blocks ("LABs"). The LABs are arranged on the circuit in a two dimensional array. A conductor network is provided for interconnecting any logic module with any other logic module. In addition, adjacent or nearby logic modules are connectable to one another for such special purposes as providing a carry chain between logic modules and/or for connecting two or more modules together to provide more complex logic functions without having to make use of the general interconnection network. Another network of so-called fast or universal conductors is provided for distributing widely used logic signals such as clock and clear signals throughout the circuit. Multiplexers can be used in various ways to reduce the number of programmable interconnections required between signal conductors.
-
-
-
-
-
-
-
-
-