Automatic activation of ASIC test mode
    1.
    发明授权
    Automatic activation of ASIC test mode 失效
    自动激活ASIC测试模式

    公开(公告)号:US06851080B1

    公开(公告)日:2005-02-01

    申请号:US09368918

    申请日:1999-08-05

    摘要: An automatic scan test enable signal assertion system and method responds to transitions in signals communicated via selected pins that are not dedicated solely to testing operations. Pins are utilized to communicate a trigger signal and a stage progression signal. The trigger signal provides an indication to initiate a scan test enable signal assertion or deassertion and the stage progression signal controls the progress of the scan test enable activation or deactivation initiation. A scan test enable trigger sensing component provides an assertion or deassertion notification when logical values of a trigger signal captured during multiple stages provide an indication to begin a scan test enable signal assertion or deassertion. A staging component advances the logical values through stages in accordance with a progression signal and issues an asserted or deasserted scan test enable signal based upon the assertion or deassertion notification from the scan test enable trigger sensing component.

    摘要翻译: 自动扫描测试启用信号断言系统和方法响应于通过选择的引脚传递的信号的转换,这些引脚不是专门用于测试操作。 引脚用于传送触发信号和级数信号。 触发信号提供启动扫描测试启用信号断言或解除停用的指示,并且阶段进程信号控制扫描测试启用激活或停用启动的进展。 当在多个级中捕获的触发信号的逻辑值提供开始扫描测试使能信号断言或解除禁止的指示时,扫描测试使能触发感测部件提供断言或解除断言通知。 分级组件根据进展信号逐级地推进逻辑值,并且基于来自扫描测试启用触发感测组件的断言或解除否定通知发出断言或无效的扫描测试使能信号。

    Method and apparatus of integrating link layer security into a physical layer transceiver
    2.
    发明授权
    Method and apparatus of integrating link layer security into a physical layer transceiver 有权
    将链路层安全性集成到物理层收发器中的方法和装置

    公开(公告)号:US07313686B2

    公开(公告)日:2007-12-25

    申请号:US10676390

    申请日:2003-09-30

    IPC分类号: H04L9/12

    CPC分类号: H04L9/00 H04K1/00

    摘要: An apparatus for providing link layer security in a Physical Layer Transceiver (PHY) is disclosed. In one embodiment, the apparatus may comprise analog circuitry configured to interface with a data transmission medium, digital circuitry configured to interface with a Media Access Controller (MAC); and an crypto engine coupled to the digital circuitry.

    摘要翻译: 公开了一种用于在物理层收发器(PHY)中提供链路层安全性的装置。 在一个实施例中,该装置可以包括被配置为与数据传输介质接口的模拟电路,被配置为与介质访问控制器(MAC)接口的数字电路; 以及耦合到数字电路的密码引擎。

    Network interface with power conservation using dynamic clock control
    3.
    发明授权
    Network interface with power conservation using dynamic clock control 失效
    使用动态时钟控制的节电网络接口

    公开(公告)号:US06546496B1

    公开(公告)日:2003-04-08

    申请号:US09505094

    申请日:2000-02-16

    IPC分类号: G06F132

    摘要: A system and method for managing power consumption on a network interface card involves connecting constantly running clocks to a small amount of logic on the network interface card. The logic is used to monitor activity on the network interface card, and in response to events enable the clocks for functional blocks within the chip, on an as needed basis. Through dynamically controlled clocks, power consumption can be reduced significantly, and the network interface card remains in a state that is able to react efficiently to external events related to transmission of packets, reception of packets and functions related to the management of the network interface.

    摘要翻译: 用于管理网络接口卡上的功耗的系统和方法涉及将不断运行的时钟连接到网络接口卡上的少量逻辑。 该逻辑用于监视网络接口卡上的活动,并且响应于事件,可以根据需要启用芯片内功能块的时钟。 通过动态控制的时钟,可以显着降低功耗,并且网络接口卡保持在能够有效响应与数据包传输,数据包接收和与网络接口管理有关的功能的外部事件的状态。

    Method and apparatus of communicating security/encryption information to a physical layer transceiver
    4.
    发明授权
    Method and apparatus of communicating security/encryption information to a physical layer transceiver 有权
    将安全/加密信息传送到物理层收发器的方法和装置

    公开(公告)号:US08843735B2

    公开(公告)日:2014-09-23

    申请号:US12752963

    申请日:2010-04-01

    IPC分类号: H04L29/06

    摘要: An apparatus for providing link layer security in a Physical Layer Transceiver (PHY) is disclosed. In one embodiment, the apparatus may comprise analog circuitry configured to interface with a data transmission medium, digital circuitry configured to interface with a Media Access Controller (MAC); and a crypto engine coupled to the digital circuitry. Single interface and multiple interface schemes are provided to control both PHY and crypto functions. Embodiments are disclosed where the PHY controls the crypto device, and where the crypto device controls the PHY.

    摘要翻译: 公开了一种用于在物理层收发器(PHY)中提供链路层安全性的装置。 在一个实施例中,该装置可以包括被配置为与数据传输介质接口的模拟电路,被配置为与介质访问控制器(MAC)接口的数字电路; 以及耦合到数字电路的密码引擎。 提供单接口和多接口方案来控制PHY和加密功能。 公开了实施例,其中PHY控制密码设备,并且其中密码设备控制PHY。

    Method and apparatus for hardware assisted TCP packet re-assembly
    5.
    发明授权
    Method and apparatus for hardware assisted TCP packet re-assembly 有权
    用于硬件辅助TCP分组重组的方法和装置

    公开(公告)号:US06963921B1

    公开(公告)日:2005-11-08

    申请号:US09785015

    申请日:2001-02-16

    IPC分类号: G06F15/16 H04L12/56 H04L29/06

    摘要: A hardware packet accelerator parses incoming packets to retrieve header data for building a frame status and for verifying the incoming packets are part of an established connection with a host. The accelerator includes a connection database that allows retrieval of connection information based on an index constructed from a hashed TCP connection address. The frame status comprises information needed to perform packet re-assembly and is stored in a memory that is local (directly accessible) by a processing device that performs the packet re-assembly. Among other advantages, the processing device does not need to read packet header data from a packet buffer, saving large amounts of header data retrieval time.

    摘要翻译: 硬件分组加速器解析输入分组以检索用于构建帧状态的头部数据,并且用于验证传入的分组是与主机建立的连接的一部分。 加速器包括连接数据库,其允许基于由散列TCP连接地址构建的索引检索连接信息。 帧状态包括执行分组重组所需的信息,并且被存储在由执行分组重组的处理设备本地(可直接访问)的存储器中。 除了其他优点之外,处理设备不需要从分组缓冲器读取分组报头数据,从而节省大量的报头数据检索时间。

    METHOD AND APPARATUS OF COMMUNICATING SECURITY/ENCRYPTION INFORMATION TO A PHYSICAL LAYER TRANSCEIVER
    6.
    发明申请
    METHOD AND APPARATUS OF COMMUNICATING SECURITY/ENCRYPTION INFORMATION TO A PHYSICAL LAYER TRANSCEIVER 有权
    将安全/加密信息传递给物理层收发器的方法和装置

    公开(公告)号:US20100191956A1

    公开(公告)日:2010-07-29

    申请号:US12752963

    申请日:2010-04-01

    IPC分类号: H04L29/06

    摘要: An apparatus for providing link layer security in a Physical Layer Transceiver (PHY) is disclosed. In one embodiment, the apparatus may comprise analog circuitry configured to interface with a data transmission medium, digital circuitry configured to interface with a Media Access Controller (MAC); and a crypto engine coupled to the digital circuitry. Single interface and multiple interface schemes are provided to control both PHY and crypto functions. Embodiments are disclosed where the PHY controls the crypto device, and where the crypto device controls the PHY.

    摘要翻译: 公开了一种用于在物理层收发器(PHY)中提供链路层安全性的装置。 在一个实施例中,该装置可以包括被配置为与数据传输介质接口的模拟电路,被配置为与介质访问控制器(MAC)接口的数字电路; 以及耦合到数字电路的密码引擎。 提供单接口和多接口方案来控制PHY和加密功能。 公开了实施例,其中PHY控制密码设备,并且其中密码设备控制PHY。

    Method and apparatus of communicating security/encryption information to a physical layer transceiver
    7.
    发明申请
    Method and apparatus of communicating security/encryption information to a physical layer transceiver 有权
    将安全/加密信息传送到物理层收发器的方法和装置

    公开(公告)号:US20050071628A1

    公开(公告)日:2005-03-31

    申请号:US10676384

    申请日:2003-09-30

    摘要: An apparatus for providing link layer security in a Physical Layer Transceiver (PHY) is disclosed. In one embodiment, the apparatus may comprise analog circuitry configured to interface with a data transmission medium, digital circuitry configured to interface with a Media Access Controller (MAC); and a crypto engine coupled to the digital circuitry. Single interface and multiple interface schemes are provided to control both PHY and crypto functions. Embodiments are disclosed where the PHY controls the crypto device, and where the crypto device controls the PHY.

    摘要翻译: 公开了一种用于在物理层收发器(PHY)中提供链路层安全性的装置。 在一个实施例中,该装置可以包括被配置为与数据传输介质接口的模拟电路,被配置为与介质访问控制器(MAC)接口的数字电路; 以及耦合到数字电路的密码引擎。 提供单接口和多接口方案来控制PHY和加密功能。 公开了实施例,其中PHY控制密码设备,并且其中密码设备控制PHY。

    Hardware only transmission control protocol segmentation for a high performance network interface card
    8.
    发明授权
    Hardware only transmission control protocol segmentation for a high performance network interface card 有权
    硬件仅传输控制协议分段,用于高性能网络接口卡

    公开(公告)号:US06526446B1

    公开(公告)日:2003-02-25

    申请号:US09300537

    申请日:1999-04-27

    IPC分类号: G06F1516

    摘要: Hardware only transmission control protocol segmentation for a high performance network interface card. Specifically, one embodiment of the present invention includes a circuit for implementing transmission control protocol (TCP) segmentation. The circuit includes a segmentation circuit coupled to receive a descriptor from a host device which corresponds to data. The segmentation circuit utilizes the descriptor to generate other descriptors that describe each frame segment. Furthermore, the circuit also includes a data download circuit coupled to the segmentation circuit to receive the frame segment descriptors. Specifically, the data download circuit retrieves the data from a memory. Moreover, the circuit includes a medium access control circuit coupled to the data download circuit to receive the data in a frame segment.

    摘要翻译: 硬件仅传输控制协议分段,用于高性能网络接口卡。 具体地,本发明的一个实施例包括用于实现传输控制协议(TCP)分段的电路。 该电路包括一个分割电路,它被耦合以从对应于数据的主机设备接收描述符。 分割电路利用描述符来生成描述每个帧段的其他描述符。 此外,电路还包括耦合到分割电路以接收帧段描述符的数据下载电路。 具体地,数据下载电路从存储器检索数据。 此外,电路包括耦合到数据下载电路以在帧段中接收数据的介质访问控制电路。

    Method and apparatus of communicating security/encryption information to a physical layer transceiver
    9.
    发明授权
    Method and apparatus of communicating security/encryption information to a physical layer transceiver 有权
    将安全/加密信息传送到物理层收发器的方法和装置

    公开(公告)号:US07711948B2

    公开(公告)日:2010-05-04

    申请号:US10676384

    申请日:2003-09-30

    IPC分类号: H04L29/06

    摘要: An apparatus for providing link layer security in a Physical Layer Transceiver (PHY) is disclosed. In one embodiment, the apparatus may comprise analog circuitry configured to interface with a data transmission medium, digital circuitry configured to interface with a Media Access Controller (MAC); and a crypto engine coupled to the digital circuitry. Single interface and multiple interface schemes are provided to control both PHY and crypto functions. Embodiments are disclosed where the PHY controls the crypto device, and where the crypto device controls the PHY.

    摘要翻译: 公开了一种用于在物理层收发器(PHY)中提供链路层安全性的装置。 在一个实施例中,该装置可以包括被配置为与数据传输介质接口的模拟电路,被配置为与介质访问控制器(MAC)接口的数字电路; 以及耦合到数字电路的密码引擎。 提供单接口和多接口方案来控制PHY和加密功能。 公开了实施例,其中PHY控制密码设备,并且其中密码设备控制PHY。

    Network interface supporting virtual paths for quality of service
    10.
    发明授权
    Network interface supporting virtual paths for quality of service 有权
    支持虚拟路径的网络接口,用于服务质量

    公开(公告)号:US06970921B1

    公开(公告)日:2005-11-29

    申请号:US09916377

    申请日:2001-07-27

    IPC分类号: G06F15/177 H04L29/06

    摘要: A plurality of virtual paths in a network interface between a host port and a network port are managed according to respective priorities. Thus, multiple levels of quality of service are supported through a single physical network port. Variant processes are applied for handling packets which have been downloaded to a network interface, prior to transmission onto the network. The network interface also includes memory used as a transmit buffer, that stores data packets received from the host computer on the first port, and provides data to the second port for transmission on the network. A control circuit in the network interface manages the memory as a plurality of first-in-first-out FIFO queues having respective priorities. Logic places a packet received from the host processor into one of the plurality of FIFO queues according to a quality of service parameter associated with the packets. Logic transmits the packets in the plurality of FIFO queues according to respective priorities. The transmit packet buffer may be statically or dynamically allocated memory.

    摘要翻译: 在主机端口和网络端口之间的网络接口中的多个虚拟路径根据各自的优先级进行管理。 因此,通过单个物理网络端口支持多级服务质量。 在传输到网络之前,应用变体过程来处理已经下载到网络接口的分组。 网络接口还包括用作发送缓冲器的存储器,其将从主计算机接收的数据分组存储在第一端口上,并且向第二端口提供数据以在网络上传输。 网络接口中的控制电路将存储器作为具有各自优先级的多个先进先出FIFO队列进行管理。 根据与分组相关联的服务质量参数,逻辑将从主机处理器接收到的分组放置在多个FIFO队列中的一个中。 逻辑根据各自的优先级传输多个FIFO队列中的分组。 发送分组缓冲器可以是静态或动态分配的存储器。