Signal receiving circuit and operation method thereof

    公开(公告)号:US10673562B2

    公开(公告)日:2020-06-02

    申请号:US16257249

    申请日:2019-01-25

    Abstract: A signal receiving circuit may include a receiving equalizer and a sequence estimator. The receiving equalizer may be configured to compensate an inter-symbol interference in a signal from an external to output an equalization data, based on a receiving signal from an outside. The sequence estimator may be configured to determine a termination symbol, based on the equalization data, to perform a decoding on the receiving signal, based on the determined termination symbol, and to output the decoded receiving signal as a sequence data.

    Electronic circuit configured to adjust skew between clock signals

    公开(公告)号:US10425219B2

    公开(公告)日:2019-09-24

    申请号:US15960686

    申请日:2018-04-24

    Inventor: Donghyuk Lim

    Abstract: A data recovery circuit adjusts skew between a first and second clock signals when a signal level of recovered data changes relative to first reference level between a first timing of the first clock signal and a second timing of the second clock signal. Prior to adjusting the skew, a first signal level of the recovered data at the first timing is compared to a second and/or a third reference level. A second signal level at the second timing is compared to the second and/or the third reference level. The skew is adjusted based on a first sign of an error of the first signal level relative to one of the second and third reference levels. The first sign is opposite to a second sign of an error of the second signal level relative to another one of the second and third reference levels.

    Electronic device, operating method thereof, and electronic system

    公开(公告)号:US12289105B2

    公开(公告)日:2025-04-29

    申请号:US18514975

    申请日:2023-11-20

    Abstract: An electronic device includes a first sample circuit configured to generate a first sampling signal by sampling an input signal in response to edges of a clock signal, a first comparator configured to generate a first logic decision signal by comparing a voltage level of the first sampling signal with a reference voltage level, an analog bang-bang phase detector configured to generate a first detection signal by executing an exclusive OR (XOR) operation on successive samples of the first logic decision signal, and a digitally controlled oscillator configured to vary a frequency of the clock signal according to the first detection signal.

    Apparatus and method for channel equalization based on error detection

    公开(公告)号:US11711245B2

    公开(公告)日:2023-07-25

    申请号:US17243683

    申请日:2021-04-29

    CPC classification number: H04L25/03178 H04L25/03057

    Abstract: An apparatus includes an equalization circuit, an error prediction circuit, a sequence estimation circuit, and a selection circuit. The equalization circuit is configured to generate a first data sequence and a first equalized signal from an input signal received through a channel. The error prediction circuit is configured to predict an error based on the first equalized signal when the error is predicted. When the error is predicted, the sequence estimation circuit is configured to generate a second data sequence from the first data sequence and the predicted error. The selection circuit is configured to output the second data sequence when the predicted error is determined to be an actual error and to otherwise output the first data sequence.

    APPARATUS AND METHOD FOR CHANNEL EQUALIZATION BASED ON ERROR DETECTION

    公开(公告)号:US20220086028A1

    公开(公告)日:2022-03-17

    申请号:US17243683

    申请日:2021-04-29

    Abstract: An apparatus includes an equalization circuit, an error prediction circuit, a sequence estimation circuit, and a selection circuit. The equalization circuit is configured to generate a first data sequence and a first equalized signal from an input signal received through a channel. The error prediction circuit is configured to predict an error based on the first equalized signal when the error is predicted. When the error is predicted, the sequence estimation circuit is configured to generate a second data sequence from the first data sequence and the predicted error. The selection circuit is configured to output the second data sequence when the predicted error is determined to be an actual error and to otherwise output the first data sequence.

Patent Agency Ranking