-
公开(公告)号:US20240069867A1
公开(公告)日:2024-02-29
申请号:US18351039
申请日:2023-07-12
Applicant: Samsung Electronics Co., Ltd.
Inventor: Seok Ju YUN , Jaehyuk LEE , Seungchul JUNG , Soon-Wan KWON , Sungmeen MYUNG , Daekun YOON , Dong-Jin CHANG
CPC classification number: G06F7/523 , G06F7/501 , G06F7/5443 , G11C7/109
Abstract: An apparatus and method with in-memory computing (IMC) are provided. An in-memory computing (IMC) circuit includes a plurality of memory banks, each memory bank including a bit cell configured to store a weight value and an operator configured to receive an input value, the operator being connected to the bit cell such that the operator upon receiving the input value outputs a logic operation result between the input value and the weight value, and a logic gate configured to receive the logic operation result of each of the memory banks.
-
公开(公告)号:US20250013714A1
公开(公告)日:2025-01-09
申请号:US18764855
申请日:2024-07-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jaehyuk LEE , Dong-Jin CHANG , Sungmeen MYUNG , Daekun YOON , Seok Ju YUN
IPC: G06F17/15
Abstract: A processor-implemented method includes receiving an input vector comprising a plurality of channels, performing a first convolution operation by allocating first chunks, obtained by dividing the input vector, to a plurality of first in-memory computing (IMC) macros, and performing a second convolution operation by allocating second chunks obtained by dividing a result of the first convolution operation to a plurality of second IMC macros.
-
公开(公告)号:US20240103809A1
公开(公告)日:2024-03-28
申请号:US18139567
申请日:2023-04-26
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Dong-Jin CHANG , Soon-Wan KWON , Seok Ju YUN , Jaehyuk LEE , Sungmeen MYUNG , Daekun YOON
CPC classification number: G06F7/507 , G06F7/504 , G06F7/5443
Abstract: Provided is a computation method of a memory processor configured to perform an operation between a first vector including first elements and a second vector including second elements, the first elements including respective first bits and the second elements including respective second bits, the method performed by the memory processor including: applying, to single-bit operation gates, the respective first bits and the respective second bits; obtaining bit operation result sum values for the respective first and second elements based on bit operation results obtained using the single-bit operation gates; and obtaining an operation result of the first vector and the second vector based on the bit operation result sum value.
-
公开(公告)号:US20230176720A1
公开(公告)日:2023-06-08
申请号:US18102407
申请日:2023-01-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kawon CHEON , Yeojun YOON , Soojung LEE , Jooho SEO , Seungjoon LEE , Jaehyuk LEE , Donghun KIM , Minsoo KIM , Seonkeun PARK , Jaewoong CHUNG , Duyeong CHOI
IPC: G06F3/04845 , G06F3/0488 , G06F1/16
CPC classification number: G06F3/04845 , G06F3/0488 , G06F1/1624 , G06F1/1652
Abstract: An electronic device includes a housing; a flexible display at least partially exposed to an outside through the housing; and at least one processor operatively connected to the flexible display, wherein the at least one processor is configured to: based on receiving a first user input on the flexible display for a sliding operation to expose a second part including at least part of a first part of the flexible display to the outside in a state in which the first part of the flexible display is exposed to the outside, identify an edge area of the flexible display to be slid, control the flexible display to display an indicator in at least part of an area of the first part of the flexible display corresponding to the edge area of the flexible display, and expose the second part to the outside by sliding at least part of the flexible display including the edge area after the indicator is displayed.
-
公开(公告)号:US20220368560A1
公开(公告)日:2022-11-17
申请号:US17742456
申请日:2022-05-12
Applicant: Samsung Electronics Co., Ltd.
Inventor: Namhee PARK , Wookwang LEE , Seungjoon KIM , Yanghee LEE , Youngmin PARK , Jaehyuk LEE
IPC: H04L12/40
Abstract: According to an embodiment, an electronic device comprises: a connecting terminal; a memory; and a processor connected to the connecting terminal and the memory, wherein the processor is configured to: identify a head unit of a vehicle connected to the connecting terminal; obtain information about a model of a vehicle or an installed operating system, associated with the identified head unit; and when the information about a specified tuning value for the identified head unit is stored in the memory, tune a register by using the specified tuning value.
-
公开(公告)号:US20240086153A1
公开(公告)日:2024-03-14
申请号:US18467521
申请日:2023-09-14
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sungmeen MYUNG , Dong-Jin CHANG , Jaehyuk LEE , Daekun YOON , Seok Ju YUN
CPC classification number: G06F7/5443 , G06F7/405
Abstract: A multi-bit accumulator includes 1-bit Wallace trees each configured to perform an add operation on single-bit input data, tristate logic circuits each configured to output a result of the add operation of the 1-bit Wallace trees according to an enable signal provided to the tristate logic circuits, and a shift-adder configured to perform an accumulation operation on the result of the add operation of the 1-bit Wallace trees by a shift operation based on a clock signal.
-
公开(公告)号:US20240071548A1
公开(公告)日:2024-02-29
申请号:US18091258
申请日:2022-12-29
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sungmeen MYUNG , Seok Ju YUN , Jaehyuk LEE , Seungchul JUNG
CPC classification number: G11C29/36 , G11C29/44 , G11C29/785 , G11C2029/3602
Abstract: A method and memory device with in-memory computing defection detection is disclosed. A memory device includes a memory including banks, wherein each bank includes a respective plurality of bit-cells, an in-memory computation (IMC) operator configured to perform an IMC operation between first data while the first data is in the bit-cells of the memory and second data received as input to the memory device, wherein the banks share the operator, and wherein the memory device is configured to: generate a first test pattern that is stored in the memory and generate a second test pattern applied to the IMC operator, and based thereon determine whether a defect has occurred in either the memory or the operator, and perform a repair based on the determination that a defect has occurred.
-
公开(公告)号:US20230075348A1
公开(公告)日:2023-03-09
申请号:US17735492
申请日:2022-05-03
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jaehyuk LEE , Sang Joon KIM , Seungchul JUNG , Sungmeen MYUNG
Abstract: A multiplier-accumulator includes: a plurality of exclusive negative OR (XNOR) gates provided along one or more input lines and configured to receive signals corresponding to an input bit sequence and a weight bit sequence corresponding to each of the one or more input lines and to output partial product results between the input bit sequence and the weight bit sequence; an encoder configured to apply, to the plurality of XNOR gates, a signal corresponding to a sequence in which a logical value of a most significant bit (MSB) is converted from an original sequence expressed in 2's complement of a corresponding sequence for either one or both of the input bit sequence and the weight bit sequence; and an outputter configured to generate an output in which a correction value is applied to operation results in which the partial product results output from the plurality of XNOR gates are summed.
-
公开(公告)号:US20200379550A1
公开(公告)日:2020-12-03
申请号:US16891225
申请日:2020-06-03
Applicant: Samsung Electronics Co., Ltd.
Inventor: Junwhon UHM , Nari KIM , Mincheol SEO , Jaehyuk LEE , Sungchul PARK , Jiyoon PARK , Yongsang YUN
IPC: G06F3/01 , G02B27/01 , G06T7/70 , G06F1/3212
Abstract: An electronic device according to certain embodiments may include a communication circuitry; a camera; a display; a sensor; and at least one processor operably connected to the communication circuitry, the camera, the display, and the sensor, wherein the at least one processor is configured to: acquire an image through the camera; acquire, through the sensor, information on a position and a orientation of the electronic device; select, from among the electronic device and an external electronic device, a selected electronic device to produce a virtual image related to the image; when the selected electronic device is the external electronic device transmit, through the communication circuitry, the information on the position and the orientation of the electronic device and the image to the external electronic device; receive, through the communication circuitry, the virtual image; and display the virtual image through the display.
-
公开(公告)号:US20240241694A1
公开(公告)日:2024-07-18
申请号:US18355046
申请日:2023-07-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Daekun YOON , Soon-Wan KWON , Seok Ju YUN , Jaehyuk LEE , Dong-Jin CHANG
CPC classification number: G06F7/5443 , G06F7/501 , G11C7/1012
Abstract: Disclosed is an in-memory computing device and method. The in-memory computing device includes: a memory unit including bit cells configured to store first input data having a reference-bit-count, receive second input data also having the reference-bit-count, and perform a multiplication operation between the first input data and the second input data; and an operation unit including: a first adder tree configured to output intermediate operation results by adding results of performing the multiplication operation output with respect to each of the bit cells; a branch module configured to branch the intermediate operation results according to an operation mode of the in-memory computing device; and a second adder tree configured to output a final operation result based on an output of the branch module.
-
-
-
-
-
-
-
-
-