-
公开(公告)号:US20180151376A1
公开(公告)日:2018-05-31
申请号:US15797340
申请日:2017-10-30
Applicant: Samsung Electronics Co., Ltd.
Inventor: Soojung Choi , Moonkyun Song , Yoon Tae Hwang , Kyumin Lee , Sangjin Hyun
IPC: H01L21/28 , H01L21/8238 , H01L29/66 , H01L21/306 , H01L21/3213 , H01L21/311 , H01L21/324 , H01L27/092 , H01L29/49 , H01L29/51 , H01L21/3105
CPC classification number: H01L21/28185 , H01L21/28088 , H01L21/28202 , H01L21/30604 , H01L21/31053 , H01L21/31144 , H01L21/32139 , H01L21/324 , H01L21/82345 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823857 , H01L27/092 , H01L27/0922 , H01L27/0924 , H01L29/4958 , H01L29/4966 , H01L29/513 , H01L29/66545 , H01L29/78
Abstract: A method of fabricating a semiconductor device includes forming first and second gate dielectric layers on first and second regions of a semiconductor substrate, respectively, forming a first metal-containing layer on the first and second gate dielectric layers, performing a first annealing process with respect to the first metal-containing layer, removing the first metal-containing layer from the first region, forming a second metal-containing layer on an entire surface of the semiconductor substrate, performing a second annealing process with respect to the second metal-containing layer, forming a gate electrode layer on the second metal-containing layer, and partially removing the gate electrode layer, the second metal-containing layer, the first metal-containing layer, the first gate dielectric layer, and the second gate dielectric layer to form first and second gate patterns on the first and second regions, respectively.
-
公开(公告)号:US10217640B2
公开(公告)日:2019-02-26
申请号:US15797340
申请日:2017-10-30
Applicant: Samsung Electronics Co., Ltd.
Inventor: Soojung Choi , Moonkyun Song , Yoon Tae Hwang , Kyumin Lee , Sangjin Hyun
IPC: H01L21/28 , H01L21/8238 , H01L29/49 , H01L29/66 , H01L21/306 , H01L21/3213 , H01L21/311 , H01L21/324 , H01L27/092 , H01L29/51 , H01L21/3105
Abstract: A method of fabricating a semiconductor device includes forming first and second gate dielectric layers on first and second regions of a semiconductor substrate, respectively, forming a first metal-containing layer on the first and second gate dielectric layers, performing a first annealing process with respect to the first metal-containing layer, removing the first metal-containing layer from the first region, forming a second metal-containing layer on an entire surface of the semiconductor substrate, performing a second annealing process with respect to the second metal-containing layer, forming a gate electrode layer on the second metal-containing layer, and partially removing the gate electrode layer, the second metal-containing layer, the first metal-containing layer, the first gate dielectric layer, and the second gate dielectric layer to form first and second gate patterns on the first and second regions, respectively.
-