ESD FIELD-EFFECT TRANSISTOR AND INTEGRATED DIFFUSION RESISTOR
    2.
    发明申请
    ESD FIELD-EFFECT TRANSISTOR AND INTEGRATED DIFFUSION RESISTOR 有权
    ESD场效应晶体管和集成扩散电阻

    公开(公告)号:US20130020645A1

    公开(公告)日:2013-01-24

    申请号:US13188094

    申请日:2011-07-21

    摘要: An electrostatic discharge protection device, methods of fabricating an electrostatic discharge protection device, and design structures for an electrostatic discharge protection device. A drain of a first field-effect transistor and a diffusion resistor of higher electrical resistance may be formed as different portions of a doped region. The diffusion resistor, which is directly coupled with the drain of the first field-effect transistor, may be defined using an isolation region of dielectric material disposed in the doped region and selective silicide formation. The electrostatic discharge protection device may also include a second field-effect transistor having a drain as a portion the doped region that is directly coupled with the diffusion resistor and indirectly coupled by the diffusion resistor with the drain of the first field-effect transistor.

    摘要翻译: 静电放电保护装置,静电放电保护装置的制造方法以及静电放电保护装置的设计结构。 第一场效应晶体管的漏极和较高电阻的扩散电阻可以形成为掺杂区域的不同部分。 可以使用布置在掺杂区域中的介电材料的隔离区域和选择性硅化物形成来限定与第一场效应晶体管的漏极直接耦合的扩散电阻器。 静电放电保护器件还可以包括第二场效应晶体管,其具有作为与扩散电阻器直接耦合并且由扩散电阻器与第一场效应晶体管的漏极间接耦合的掺杂区域的一部分的漏极。

    SCR/MOS CLAMP FOR ESD PROTECTION OF INTEGRATED CIRCUITS
    3.
    发明申请
    SCR/MOS CLAMP FOR ESD PROTECTION OF INTEGRATED CIRCUITS 失效
    用于ESD保护集成电路的SCR / MOS钳位

    公开(公告)号:US20120305984A1

    公开(公告)日:2012-12-06

    申请号:US13149174

    申请日:2011-05-31

    CPC分类号: H01L29/742 H01L27/0262

    摘要: An electrostatic discharge (ESD) protection circuit, methods of fabricating an ESD protection circuit, methods of providing ESD protection, and design structures for an ESD protection circuit. An NFET may be formed in a p-well and a PFET may be formed in an n-well. A butted p-n junction formed between the p-well and n-well results in an NPNP structure that forms an SCR integrated with the NFET and PFET. The NFET, PFET and SCR are configured to collectively protect a pad, such as a power pad, from ESD events. During normal operation, the NFET, PFET, and SCR are biased by an RC-trigger circuit so that the ESD protection circuit is in a high impedance state. During an ESD event while the chip is unpowered, the RC-trigger circuit outputs trigger signals that cause the SCR, NFET, and PFET to enter into conductive states and cooperatively to shunt ESD currents away from the protected pad.

    摘要翻译: 静电放电(ESD)保护电路,制造ESD保护电路的方法,提供ESD保护的方法以及ESD保护电路的设计结构。 可以在p阱中形成NFET,并且可以在n阱中形成PFET。 在p阱和n阱之间形成的对接p-n结导致形成与NFET和PFET集成的SCR的NPNP结构。 NFET,PFET和SCR被配置为共同保护诸如电源板的焊盘免受ESD事件的影响。 在正常工作期间,NFET,PFET和SCR被RC触发电路偏置,使得ESD保护电路处于高阻抗状态。 在芯片无电源时的ESD事件期间,RC触发电路输出触发信号,使SCR,NFET和PFET进入导通状态,并协同地将ESD电流从受保护的焊盘分流。

    Low trigger voltage electrostatic discharge NFET in triple well CMOS technology
    6.
    发明申请
    Low trigger voltage electrostatic discharge NFET in triple well CMOS technology 有权
    低触发电压静电放电NFET三阱CMOS技术

    公开(公告)号:US20120091530A1

    公开(公告)日:2012-04-19

    申请号:US12907105

    申请日:2010-10-19

    IPC分类号: H01L29/78 H01L21/336

    CPC分类号: H01L27/0274

    摘要: An electrostatic discharge (ESD) protection device for an integrated circuit includes a buried layer of a first polarity type formed in a substrate of a second polarity type. A well region of the second polarity type is formed above the buried layer. An FET of the first polarity type is formed within the well region. An inner pair of shallow wells of the first polarity type is disposed adjacent to source and drain diffusion regions of the FET, the inner pair of shallow wells having a depth such that a bottom of the inner pair of shallow wells is above a top of the buried layer. An outer pair of deep wells of the first polarity type extends down to the top of the buried layer such that the outer pair of deep wells and the buried layer define a perimeter of the well region of the second polarity type.

    摘要翻译: 用于集成电路的静电放电(ESD)保护装置包括形成在第二极性类型的衬底中的第一极性类型的掩埋层。 第二极性类型的阱区形成在掩埋层的上方。 在阱区内形成第一极性类型的FET。 第一极性类型的内部一对浅阱设置在FET的源极和漏极扩散区附近,内部一对浅阱具有使得内部一对浅井的底部高于 埋层 第一极性类型的一对深阱对向下延伸到掩埋层的顶部,使得外部一对深阱和掩埋层限定第二极性类型的阱区的周边。

    Electrical Overstress Protection Circuit
    7.
    发明申请
    Electrical Overstress Protection Circuit 有权
    电气过载保护电路

    公开(公告)号:US20100246076A1

    公开(公告)日:2010-09-30

    申请号:US12632015

    申请日:2009-12-07

    IPC分类号: H02H9/00 G06F17/50

    CPC分类号: H01L27/0251 G06F17/5045

    摘要: A semiconductor circuit for electric overstress (EOS) protection is provided. The semiconductor circuit employs an electrostatic discharge (ESD) protection circuit, which has a resistor-capacitor (RC) time-delay network connected to a discharge capacitor. An electronic component that has voltage snapback property or a diodic behavior is connected to alter the logic state of the gate of the discharge transistor under an EOS event. Particularly, the electronic component is configured to turn on the gate of the discharge capacitor throughout the duration of an electrical overstress (EOS) condition as well as throughout the duration of an ESD event. A design structure may be employed to design or manufacture a semiconductor circuit that provides protection against an EOS condition without time limitation, i.e., without being limited by the time constant of the RC time delay network for EOS events that last longer than 1 microsecond.

    摘要翻译: 提供了一种用于电力过应力(EOS)保护的半导体电路。 半导体电路采用静电放电(ESD)保护电路,其具有连接到放电电容器的电阻 - 电容(RC)延时网络。 连接具有电压骤回特性或二极管行为的电子部件,以改变在EOS事件下放电晶体管的栅极的逻辑状态。 特别地,电子部件被配置成在电应力(EOS)条件以及ESD事件的整个持续时间期间打开放电电容器的栅极。 可以采用设计结构来设计或制造半导体电路,该半导体电路在没有时间限制的情况下提供针对EOS状态的保护,即不受时间长度超过1微秒的EOS事件的RC时间延迟网络的时间常数的限制。

    LATERAL JUNCTION BREAKDOWN TRIGGERED SILICON CONTROLLED RECTIFIER BASED ELECTROSTATIC DISCHARGE PROTECTION DEVICE
    10.
    发明申请
    LATERAL JUNCTION BREAKDOWN TRIGGERED SILICON CONTROLLED RECTIFIER BASED ELECTROSTATIC DISCHARGE PROTECTION DEVICE 审中-公开
    基于静电放电保护装置的横向断路触发式硅控整流器

    公开(公告)号:US20090026492A1

    公开(公告)日:2009-01-29

    申请号:US11782800

    申请日:2007-07-25

    IPC分类号: H01L29/72

    CPC分类号: H01L29/7436 H01L27/0262

    摘要: The components of a silicon controlled rectifier, which are a p-doped anode, an n-well middle region, a p-well middle region, and an n-doped cathode, are formed along sidewalls and a bottom surface of a shallow trench isolation structure. The p-doped anode and the n-doped cathode are formed directly underneath a top surface of a silicon substrate. A trigger mechanism that provides an instantaneous turn-on current to latch the silicon controlled rectifier to an on-state is also provided. The trigger mechanism provides a temporary surge in the voltage of the p-doped middle region, causing the instantaneous turn-on current to flow from the p-doped middle region to the n-doped cathode. Combined with the proximity of the p-doped anode to the n-doped cathode, the trigger mechanism provides a fast turn on and a short low resistance current path for the electrostatic discharge protection circuit.

    摘要翻译: 作为p型掺杂阳极,n阱中间区域,p阱中间区域和n掺杂阴极的可控硅整流器的部件沿着浅沟槽隔离层的侧壁和底面形成 结构体。 p掺杂阳极和n掺杂阴极直接形成在硅衬底的顶表面下方。 还提供了提供瞬时导通电流以将可控硅整流器锁定到导通状态的触发机构。 触发机制提供p掺杂中间区域的电压的暂时浪涌,导致瞬时导通电流从p掺杂的中间区域流到n掺杂的阴极。 结合p掺杂阳极与n掺杂阴极的接近,触发机制为静电放电保护电路提供快速导通和短路电阻电流路径。