Semiconductor devices
    1.
    发明申请
    Semiconductor devices 有权
    半导体器件

    公开(公告)号:US20070221924A1

    公开(公告)日:2007-09-27

    申请号:US11802810

    申请日:2007-05-25

    IPC分类号: H01L29/772

    摘要: A silicon carbide semiconductor device such as JFET, SIT and the like is provided for accomplishing a reduction in on-resistance and high-speed switching operations. In the JFET or SIT which turns on/off a current with a depletion layer extending in a channel between a gate region formed along trench grooves, a gate contact layer and a gate electrode, which can be supplied with voltages from the outside, are formed on one surface of a semiconductor substrate or on the bottom of the trench groove. A metal conductor (virtual gate electrode) is formed in ohmic contact with a p++ contact layer of the gate region on the bottom of the trench grooves independently of the gate electrode. The virtual gate electrode is electrically isolated from the gate electrode and an external wire.

    摘要翻译: 提供诸如JFET,SIT等的碳化硅半导体器件用于实现导通电阻和高速开关操作的降低。 在JFET或SIT中,形成在沿着沟槽形成的栅极区之间的沟道中延伸的耗尽层的电流,可以从外部供应电压的栅极接触层和栅极电极 在半导体衬底的一个表面上或在沟槽槽的底部。 金属导体(虚拟栅电极)与沟槽沟槽底部的栅极区域的p ++接触层独立于栅电极形成欧姆接触。 虚拟栅电极与栅极电极和外部电线电隔离。

    Semiconductor devices
    2.
    发明申请
    Semiconductor devices 有权
    半导体器件

    公开(公告)号:US20060060884A1

    公开(公告)日:2006-03-23

    申请号:US11138298

    申请日:2005-05-27

    IPC分类号: H01L29/74

    摘要: A silicon carbide semiconductor device such as JFET, SIT and the like is provided for accomplishing a reduction in on-resistance and high-speed switching operations. In the JFET or SIT which turns on/off a current with a depletion layer extending in a channel between a gate region formed along trench grooves, a gate contact layer and a gate electrode, which can be supplied with voltages from the outside, are formed on one surface of a semiconductor substrate or on the bottom of the trench groove. A metal conductor (virtual gate electrode) is formed in ohmic contact with a p++ contact layer of the gate region on the bottom of the trench grooves independently of the gate electrode. The virtual gate electrode is electrically isolated from the gate electrode and an external wire.

    摘要翻译: 提供诸如JFET,SIT等的碳化硅半导体器件用于实现导通电阻和高速开关操作的降低。 在JFET或SIT中,形成在沿着沟槽形成的栅极区之间的沟道中延伸的耗尽层的电流,可以从外部供应电压的栅极接触层和栅极电极 在半导体衬底的一个表面上或在沟槽槽的底部。 金属导体(虚拟栅电极)与沟槽沟槽底部的栅极区域的p ++接触层独立于栅电极形成欧姆接触。 虚拟栅电极与栅极电极和外部电线电隔离。

    Silicon carbide semiconductor device and method for manufacturing the same
    3.
    发明授权
    Silicon carbide semiconductor device and method for manufacturing the same 有权
    碳化硅半导体器件及其制造方法

    公开(公告)号:US07355207B2

    公开(公告)日:2008-04-08

    申请号:US11135661

    申请日:2005-05-24

    IPC分类号: H01L29/15 H01L31/0312

    摘要: A manufacturing method of a silicon carbide semiconductor device includes the steps of: preparing a semiconductor substrate including a silicon carbide substrate, a drift layer and a first semiconductor layer; forming a plurality of first trenches in a cell portion; forming a gate layer on an inner wall of each first trench by an epitaxial growth method; forming a first insulation film on the surface of the semiconductor substrate; forming a gate electrode on the first insulation film for connecting to the gate layer electrically; forming a source electrode on the first insulation film for connecting to the first semiconductor layer in the cell portion; and forming a drain electrode connected to the silicon carbide substrate electrically.

    摘要翻译: 碳化硅半导体器件的制造方法包括以下步骤:制备包括碳化硅衬底,漂移层和第一半导体层的半导体衬底; 在单元部分中形成多个第一沟槽; 通过外延生长法在每个第一沟槽的内壁上形成栅极层; 在所述半导体衬底的表面上形成第一绝缘膜; 在所述第一绝缘膜上形成用于电连接到所述栅极层的栅电极; 在所述第一绝缘膜上形成用于连接到所述单元部分中的所述第一半导体层的源电极; 以及电连接到所述碳化硅衬底的漏电极。

    Method for manufacturing silicon carbide semiconductor device
    4.
    发明授权
    Method for manufacturing silicon carbide semiconductor device 有权
    碳化硅半导体器件的制造方法

    公开(公告)号:US07763504B2

    公开(公告)日:2010-07-27

    申请号:US12071186

    申请日:2008-02-19

    IPC分类号: H01L21/338

    摘要: A manufacturing method of a silicon carbide semiconductor device includes the steps of: preparing a semiconductor substrate including a silicon carbide substrate, a drift layer and a first semiconductor layer; forming a plurality of first trenches in a cell portion; forming a gate layer on an inner wall of each first trench by an epitaxial growth method; forming a first insulation film on the surface of the semiconductor substrate; forming a gate electrode on the first insulation film for connecting to the gate layer electrically; forming a source electrode on the first insulation film for connecting to the first semiconductor layer in the cell portion; and forming a drain electrode connected to the silicon carbide substrate electrically.

    摘要翻译: 碳化硅半导体器件的制造方法包括以下步骤:制备包括碳化硅衬底,漂移层和第一半导体层的半导体衬底; 在单元部分中形成多个第一沟槽; 通过外延生长法在每个第一沟槽的内壁上形成栅极层; 在所述半导体衬底的表面上形成第一绝缘膜; 在所述第一绝缘膜上形成用于电连接到所述栅极层的栅电极; 在所述第一绝缘膜上形成用于连接到所述单元部分中的所述第一半导体层的源电极; 以及电连接到所述碳化硅衬底的漏电极。

    Semiconductor device having a metal conductor in ohmic contact with the gate region on the bottom of each the first groove
    5.
    发明授权
    Semiconductor device having a metal conductor in ohmic contact with the gate region on the bottom of each the first groove 有权
    具有与每个第一凹槽的底部上的栅极区域欧姆接触的金属导体的半导体器件

    公开(公告)号:US07335928B2

    公开(公告)日:2008-02-26

    申请号:US11802810

    申请日:2007-05-25

    IPC分类号: H01L29/74 H01L31/111

    摘要: A silicon carbide semiconductor device such as JFET, SIT and the like is provided for accomplishing a reduction in on-resistance and high-speed switching operations. In the JFET or SIT which turns on/off a current with a depletion layer extending in a channel between a gate region formed along trench grooves, a gate contact layer and a gate electrode, which can be supplied with voltages from the outside, are formed on one surface of a semiconductor substrate or on the bottom of the trench groove. A metal conductor (virtual gate electrode) is formed in ohmic contact with a p++ contact layer of the gate region on the bottom of the trench grooves independently of the gate electrode. The virtual gate electrode is electrically isolated from the gate electrode and an external wire.

    摘要翻译: 提供诸如JFET,SIT等的碳化硅半导体器件用于实现导通电阻和高速开关操作的降低。 在JFET或SIT中,形成在沿着沟槽形成的栅极区之间的沟道中延伸的耗尽层的电流,可以从外部供应电压的栅极接触层和栅极电极 在半导体衬底的一个表面上或在沟槽槽的底部。 金属导体(虚拟栅电极)与沟槽沟槽底部的栅极区域的p ++接触层独立于栅电极形成欧姆接触。 虚拟栅电极与栅极电极和外部电线电隔离。

    Semiconductor device having a metal conductor in ohmic contact with the gate region on the bottom of each groove
    6.
    发明授权
    Semiconductor device having a metal conductor in ohmic contact with the gate region on the bottom of each groove 有权
    具有与每个凹槽底部的栅极区域欧姆接触的金属导体的半导体器件

    公开(公告)号:US07230283B2

    公开(公告)日:2007-06-12

    申请号:US11138298

    申请日:2005-05-27

    IPC分类号: H01L29/74 H01L31/111

    摘要: A silicon carbide semiconductor device such as JFET, SIT and the like is provided for accomplishing a reduction in on-resistance and high-speed switching operations. In the JFET or SIT which turns on/off a current with a depletion layer extending in a channel between a gate region formed along trench grooves, a gate contact layer and a gate electrode, which can be supplied with voltages from the outside, are formed on one surface of a semiconductor substrate or on the bottom of the trench groove. A metal conductor (virtual gate electrode) is formed in ohmic contact with a p++ contact layer of the gate region on the bottom of the trench grooves independently of the gate electrode. The virtual gate electrode is electrically isolated from the gate electrode and an external wire.

    摘要翻译: 提供诸如JFET,SIT等的碳化硅半导体器件用于实现导通电阻和高速开关操作的降低。 在JFET或SIT中,形成在沿着沟槽形成的栅极区之间的沟道中延伸的耗尽层的电流,可以从外部供应电压的栅极接触层和栅极电极 在半导体衬底的一个表面上或在沟槽槽的底部。 金属导体(虚拟栅电极)与沟槽沟槽底部的栅极区域的p ++接触层独立于栅电极形成欧姆接触。 虚拟栅电极与栅极电极和外部电线电隔离。

    Method for manufacturing silicon carbide semiconductor device
    8.
    发明申请
    Method for manufacturing silicon carbide semiconductor device 有权
    碳化硅半导体器件的制造方法

    公开(公告)号:US20080153216A1

    公开(公告)日:2008-06-26

    申请号:US12071186

    申请日:2008-02-19

    IPC分类号: H01L21/82

    摘要: A manufacturing method of a silicon carbide semiconductor device includes the steps of: preparing a semiconductor substrate including a silicon carbide substrate, a drift layer and a first semiconductor layer; forming a plurality of first trenches in a cell portion; forming a gate layer on an inner wall of each first trench by an epitaxial growth method; forming a first insulation film on the surface of the semiconductor substrate; forming a gate electrode on the first insulation film for connecting to the gate layer electrically; forming a source electrode on the first insulation film for connecting to the first semiconductor layer in the cell portion; and forming a drain electrode connected to the silicon carbide substrate electrically.

    摘要翻译: 碳化硅半导体器件的制造方法包括以下步骤:制备包括碳化硅衬底,漂移层和第一半导体层的半导体衬底; 在单元部分中形成多个第一沟槽; 通过外延生长法在每个第一沟槽的内壁上形成栅极层; 在所述半导体衬底的表面上形成第一绝缘膜; 在所述第一绝缘膜上形成用于电连接到所述栅极层的栅电极; 在所述第一绝缘膜上形成用于连接到所述单元部分中的所述第一半导体层的源电极; 以及电连接到所述碳化硅衬底的漏电极。

    SIC semiconductor device and method for manufacturing the same
    9.
    发明申请
    SIC semiconductor device and method for manufacturing the same 有权
    SIC半导体器件及其制造方法

    公开(公告)号:US20070241338A1

    公开(公告)日:2007-10-18

    申请号:US11783611

    申请日:2007-04-10

    IPC分类号: H01L31/0312

    摘要: A SiC semiconductor device includes: a SiC substrate having a drain layer, a drift layer and a source layer stacked in this order; multiple trenches penetrating the source layer and reaching the drift layer; a gate layer on a sidewall of each trench; an insulation film on the sidewall of each trench covering the gate layer; a source electrode on the source layer; and a diode portion in or under the trench contacting the drift layer to provide a diode. The drift layer between the gate layer on the sidewalls of adjacent two trenches provides a channel region. The diode portion is coupled with the source electrode, and insulated from the gate layer with the insulation film.

    摘要翻译: SiC半导体器件包括:具有漏极层,漂移层和源极层的SiC衬底; 多个沟槽穿透源层并到达漂移层; 每个沟槽的侧壁上的栅极层; 覆盖所述栅极层的每个沟槽的侧壁上的绝缘膜; 源极上的源电极; 以及与沟槽接触的沟槽中或下方的二极管部分,以提供二极管。 相邻两个沟槽的侧壁上的栅极层之间的漂移层提供沟道区域。 二极管部分与源电极耦合,并与绝缘膜与栅极层绝缘。