-
公开(公告)号:US11387337B2
公开(公告)日:2022-07-12
申请号:US17134131
申请日:2020-12-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Shen-De Wang , Chia-Ching Hsu , Wang Xiang
IPC: H01L29/423 , H01L29/40 , H01L29/792
Abstract: A memory device includes a main cell on a substrate, a first reference cell adjacent to one side of the main cell, and a second reference cell adjacent to another side of the main cell. Preferably, the main cell includes a first gate electrode on the substrate, a second gate electrode on one side of the first gate electrode and covering a top surface of the first gate electrode, a first charge trapping layer between the first gate electrode and the second gate electrode and including a first oxide-nitride-oxide (ONO) layer, a third gate electrode on another side of the first gate electrode and covering the top surface of the first gate electrode, and a second charge trapping layer between the first gate electrode and the third gate electrode and including a second ONO layer.
-
公开(公告)号:US20240194797A1
公开(公告)日:2024-06-13
申请号:US18444785
申请日:2024-02-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , CHI REN
IPC: H01L29/792 , H01L21/28 , H01L29/423 , H01L29/66
CPC classification number: H01L29/792 , H01L29/40117 , H01L29/42344 , H01L29/66833
Abstract: Abstract of Disclosure A control gate is formed on the substrate. A source diffusion region is formed in the substrate and on a first side of the control gate. A select gate is formed on the source diffusion region. The select gate has a recessed top surface. A charge storage structure is formed under the control gate. A first spacer is formed between the select gate and the control gate and between the charge storage structure and the select gate. A wordline gate is formed on a second side of the control gate opposite to the select gate. A second spacer is formed between the wordline gate and the control gate. A drain diffusion region is formed in the substrate and adjacent to the wordline gate.
-
公开(公告)号:US20210265376A1
公开(公告)日:2021-08-26
申请号:US16798126
申请日:2020-02-21
Applicant: United Microelectronics Corp.
Inventor: CHIA-CHING HSU , Wang Xiang , Shen-De Wang , Chun-Sung Huang
IPC: H01L27/11573 , H01L27/11568 , H01L29/423 , H01L29/40 , H01L29/78 , H01L29/792 , H01L21/765 , H01L21/28 , H01L29/66
Abstract: A semiconductor device includes a substrate, having cell region and high-voltage region. A memory cell is on the substrate within the cell region. The memory cell includes a memory gate structure and a selection gate structure on the substrate. A first spacer is sandwiched between or respectively on sidewalls of the memory cell structure and the selection gate structure. First high-voltage transistor is on the substrate within the high-voltage region. A first composite gate structure of the first high-voltage transistor includes a first gate structure on the substrate, an insulating layer with a predetermined thickness on the substrate in a -like structure or an L-like structure at cross-section, and a second gate structure on the insulating layer along the -like structure or the L-like structure. The selection gate structure and the second gate structure are originated from a same preliminary conductive layer.
-
公开(公告)号:US12249658B2
公开(公告)日:2025-03-11
申请号:US18444785
申请日:2024-02-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Chi Ren
IPC: H01L29/792 , H01L21/28 , H01L29/423 , H01L29/66
Abstract: A control gate is formed on the substrate. A source diffusion region is formed in the substrate and on a first side of the control gate. A select gate is formed on the source diffusion region. The select gate has a recessed top surface. A charge storage structure is formed under the control gate. A first spacer is formed between the select gate and the control gate and between the charge storage structure and the select gate. A wordline gate is formed on a second side of the control gate opposite to the select gate. A second spacer is formed between the wordline gate and the control gate. A drain diffusion region is formed in the substrate and adjacent to the wordline gate.
-
公开(公告)号:US11955565B2
公开(公告)日:2024-04-09
申请号:US17472586
申请日:2021-09-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Chi Ren
IPC: H10B43/30 , H01L21/28 , H01L29/423 , H01L29/66 , H01L29/792
CPC classification number: H01L29/792 , H01L29/40117 , H01L29/42344 , H01L29/66833
Abstract: A semiconductor memory device includes a substrate; a control gate disposed on the substrate; a source diffusion region disposed in the substrate and on a first side of the control gate; a select gate disposed on the source diffusion region, wherein the select gate has a recessed top surface; a charge storage structure disposed under the control gate; a first spacer disposed between the select gate and the control gate and between the charge storage structure and the select gate; a wordline gate disposed on a second side of the control gate opposite to the select gate; a second spacer between the wordline gate and the control gate; and a drain diffusion region disposed in the substrate and adjacent to the wordline gate.
-
公开(公告)号:US20210119004A1
公开(公告)日:2021-04-22
申请号:US17134131
申请日:2020-12-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Shen-De Wang , Chia-Ching Hsu , Wang Xiang
IPC: H01L29/423 , H01L29/40 , H01L29/792
Abstract: A memory device includes a main cell on a substrate, a first reference cell adjacent to one side of the main cell, and a second reference cell adjacent to another side of the main cell. Preferably, the main cell includes a first gate electrode on the substrate, a second gate electrode on one side of the first gate electrode and covering a top surface of the first gate electrode, a first charge trapping layer between the first gate electrode and the second gate electrode and including a first oxide-nitride-oxide (ONO) layer, a third gate electrode on another side of the first gate electrode and covering the top surface of the first gate electrode, and a second charge trapping layer between the first gate electrode and the third gate electrode and including a second ONO layer.
-
公开(公告)号:US10903326B2
公开(公告)日:2021-01-26
申请号:US16246538
申请日:2019-01-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Shen-De Wang , Chia-Ching Hsu , Wang Xiang
IPC: H01L29/423 , H01L29/792 , H01L29/40
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; forming a second gate structure on the substrate and on one side of the first gate structure; forming a third gate structure on the substrate and on another side of the first gate structure; forming source/drain regions adjacent to the second gate structure and the third gate structure; and forming contact plugs to contact the first gate structure, the second gate structure, the third gate structure, and the source/drain regions.
-
公开(公告)号:US20200227531A1
公开(公告)日:2020-07-16
申请号:US16246538
申请日:2019-01-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , Shen-De Wang , Chia-Ching Hsu , Wang Xiang
IPC: H01L29/423 , H01L29/792 , H01L29/40
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; forming a second gate structure on the substrate and on one side of the first gate structure; forming a third gate structure on the substrate and on another side of the first gate structure; forming source/drain regions adjacent to the second gate structure and the third gate structure; and forming contact plugs to contact the first gate structure, the second gate structure, the third gate structure, and the source/drain regions.
-
公开(公告)号:US20230039408A1
公开(公告)日:2023-02-09
申请号:US17472586
申请日:2021-09-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Sung Huang , CHI REN
IPC: H01L29/792 , H01L29/423 , H01L21/28 , H01L29/66
Abstract: A semiconductor memory device includes a substrate; a control gate disposed on the substrate; a source diffusion region disposed in the substrate and on a first side of the control gate; a select gate disposed on the source diffusion region, wherein the select gate has a recessed top surface; a charge storage structure disposed under the control gate; a first spacer disposed between the select gate and the control gate and between the charge storage structure and the select gate; a wordline gate disposed on a second side of the control gate opposite to the select gate; a second spacer between the wordline gate and the control gate; and a drain diffusion region disposed in the substrate and adjacent to the wordline gate.
-
公开(公告)号:US11127752B2
公开(公告)日:2021-09-21
申请号:US16798126
申请日:2020-02-21
Applicant: United Microelectronics Corp.
Inventor: Chia-Ching Hsu , Wang Xiang , Shen-De Wang , Chun-Sung Huang
IPC: H01L21/00 , H01L27/11573 , H01L27/11568 , H01L29/423 , H01L29/40 , H01L29/66 , H01L29/792 , H01L21/765 , H01L21/28 , H01L29/78
Abstract: A semiconductor device includes a substrate, having cell region and high-voltage region. A memory cell is on the substrate within the cell region. The memory cell includes a memory gate structure and a selection gate structure on the substrate. A first spacer is sandwiched between or respectively on sidewalls of the memory cell structure and the selection gate structure. First high-voltage transistor is on the substrate within the high-voltage region. A first composite gate structure of the first high-voltage transistor includes a first gate structure on the substrate, an insulating layer with a predetermined thickness on the substrate in a -like structure or an L-like structure at cross-section, and a second gate structure on the insulating layer along the -like structure or the L-like structure. The selection gate structure and the second gate structure are originated from a same preliminary conductive layer.
-
-
-
-
-
-
-
-
-