-
公开(公告)号:US20190043877A1
公开(公告)日:2019-02-07
申请号:US15665437
申请日:2017-08-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Lung Li , Ping-Chia Shih , Wen-Peng Hsu , Chia-Wen Wang , Meng-Chun Chen , Chih-Hao Pan
IPC: H01L27/11568 , H01L29/423
Abstract: A non-volatile memory device includes a semiconductor substrate, a control gate electrode, a first oxide-nitride-oxide (ONO) structure, a selecting gate electrode, a second ONO structure, and a spacer structure. The control gate electrode and the selecting gate electrode are disposed on the semiconductor substrate. The first ONO structure is disposed between the control gate electrode and the semiconductor substrate. The second ONO structure is disposed between the control gate electrode and the selecting gate electrode in a first direction. The spacer structure is disposed between the control gate electrode and the second ONO structure in the first direction. A distance between the control gate electrode and the selecting gate electrode in the first direction is smaller than or equal to a sum of a width of the second ONO structure and a width of the spacer structure in the first direction.
-
公开(公告)号:US20180211966A1
公开(公告)日:2018-07-26
申请号:US15927914
申请日:2018-03-21
Applicant: United Microelectronics Corp.
Inventor: Chia-Wen Wang , Hsiang-Chen Lee , Wen-Peng Hsu , Kuo-Lung Li , Meng-Chun Chen , Zi-Jun Liu , Ping-Chia Shih
IPC: H01L27/1157 , H01L21/28 , H01L29/66 , H01L27/11573 , H01L27/11543 , H01L29/792 , H01L27/11563 , H01L29/78
CPC classification number: H01L27/1157 , H01L27/11543 , H01L27/11563 , H01L27/11573 , H01L29/40114 , H01L29/40117 , H01L29/6656 , H01L29/6659 , H01L29/66833 , H01L29/7833 , H01L29/7881 , H01L29/792
Abstract: A method for fabricating a semiconductor structure is shown. A first gate of a first device and a second gate of a second device are formed over a semiconductor substrate. First LDD regions are formed in the substrate beside the first gate using the first gate as a mask. A conformal layer is formed covering the first gate, the second gate and the substrate, wherein the conformal layer has sidewall portions on sidewalls of the second gate. Second LDD regions are formed in the substrate beside the second gate using the second gate and the sidewall portions of the conformal layer as a mask.
-
公开(公告)号:US20180053771A1
公开(公告)日:2018-02-22
申请号:US15238574
申请日:2016-08-16
Applicant: United Microelectronics Corp.
Inventor: Chia-Wen Wang , Hsiang-Chen Lee , Wen-Peng Hsu , Kuo-Lung Li , Meng-Chun Chen , Zi-Jun Liu , Ping-Chia Shih
IPC: H01L27/115 , H01L29/792 , H01L29/78 , H01L29/66 , H01L21/28
CPC classification number: H01L27/1157 , H01L21/28273 , H01L21/28282 , H01L27/11543 , H01L27/11563 , H01L27/11573 , H01L29/6656 , H01L29/6659 , H01L29/66833 , H01L29/7833 , H01L29/7881 , H01L29/792
Abstract: A method for fabricating a semiconductor structure is shown. A first gate of a first device and a second gate of a second device are formed over a semiconductor substrate. First LDD regions are formed in the substrate beside the first gate using the first gate as a mask. A conformal layer is formed covering the first gate, the second gate and the substrate, wherein the conformal layer has sidewall portions on sidewalls of the second gate. Second LDD regions are formed in the substrate beside the second gate using the second gate and the sidewall portions of the conformal layer as a mask.
-
公开(公告)号:US10199385B1
公开(公告)日:2019-02-05
申请号:US15665437
申请日:2017-08-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Lung Li , Ping-Chia Shih , Wen-Peng Hsu , Chia-Wen Wang , Meng-Chun Chen , Chih-Hao Pan
IPC: H01L27/115 , H01L27/11568 , H01L29/423 , H01L29/792 , H01L21/28 , H01L29/66
Abstract: A non-volatile memory device includes a semiconductor substrate, a control gate electrode, a first oxide-nitride-oxide (ONO) structure, a selecting gate electrode, a second ONO structure, and a spacer structure. The control gate electrode and the selecting gate electrode are disposed on the semiconductor substrate. The first ONO structure is disposed between the control gate electrode and the semiconductor substrate. The second ONO structure is disposed between the control gate electrode and the selecting gate electrode in a first direction. The spacer structure is disposed between the control gate electrode and the second ONO structure in the first direction. A distance between the control gate electrode and the selecting gate electrode in the first direction is smaller than or equal to a sum of a width of the second ONO structure and a width of the spacer structure in the first direction.
-
公开(公告)号:US09966382B2
公开(公告)日:2018-05-08
申请号:US15238574
申请日:2016-08-16
Applicant: United Microelectronics Corp.
Inventor: Chia-Wen Wang , Hsiang-Chen Lee , Wen-Peng Hsu , Kuo-Lung Li , Meng-Chun Chen , Zi-Jun Liu , Ping-Chia Shih
IPC: H01L27/115 , H01L27/1157 , H01L29/792 , H01L29/78 , H01L27/11573 , H01L29/66 , H01L21/28 , H01L27/11543 , H01L27/11563
CPC classification number: H01L27/1157 , H01L21/28273 , H01L21/28282 , H01L27/11543 , H01L27/11563 , H01L27/11573 , H01L29/6656 , H01L29/6659 , H01L29/66833 , H01L29/7833 , H01L29/7881 , H01L29/792
Abstract: A method for fabricating a semiconductor structure is shown. A first gate of a first device and a second gate of a second device are formed over a semiconductor substrate. First LDD regions are formed in the substrate beside the first gate using the first gate as a mask. A conformal layer is formed covering the first gate, the second gate and the substrate, wherein the conformal layer has sidewall portions on sidewalls of the second gate. Second LDD regions are formed in the substrate beside the second gate using the second gate and the sidewall portions of the conformal layer as a mask.
-
公开(公告)号:US10720440B2
公开(公告)日:2020-07-21
申请号:US15927914
申请日:2018-03-21
Applicant: United Microelectronics Corp.
Inventor: Chia-Wen Wang , Hsiang-Chen Lee , Wen-Peng Hsu , Kuo-Lung Li , Meng-Chun Chen , Zi-Jun Liu , Ping-Chia Shih
IPC: H01L27/115 , H01L29/66 , H01L27/1157 , H01L29/792 , H01L29/78 , H01L27/11573 , H01L27/11543 , H01L27/11563 , H01L21/28 , H01L29/788
Abstract: A method for fabricating a semiconductor structure is shown. A first gate of a first device and a second gate of a second device are formed over a semiconductor substrate. First LDD regions are formed in the substrate beside the first gate using the first gate as a mask. A conformal layer is formed covering the first gate, the second gate and the substrate, wherein the conformal layer has sidewall portions on sidewalls of the second gate. Second LDD regions are formed in the substrate beside the second gate using the second gate and the sidewall portions of the conformal layer as a mask.
-
-
-
-
-