MEMORY CELL AND FABRICATING METHOD OF THE SAME

    公开(公告)号:US20220336606A1

    公开(公告)日:2022-10-20

    申请号:US17853954

    申请日:2022-06-30

    Abstract: A memory cell includes a substrate. A first STI and a second STI are embedded within the substrate. The first STI and the second STI extend along a first direction. An active region is disposed on the substrate and between the first STI and the second STI. A control gate is disposed on the substrate and extends along a second direction. The first direction is different from the second direction. A tunneling region is disposed in the active region overlapping the active region. A first trench is embedded within the tunneling region. Two second trenches are respectively embedded within the first STI and the second STI. The control gate fills in the first trench and the second trenches. An electron trapping stack is disposed between the tunneling region and the control gate.

    Method for fabricating non-volatile memory semiconductor device
    8.
    发明授权
    Method for fabricating non-volatile memory semiconductor device 有权
    制造非易失性存储器半导体器件的方法

    公开(公告)号:US09129852B1

    公开(公告)日:2015-09-08

    申请号:US14457107

    申请日:2014-08-11

    CPC classification number: H01L27/115 H01L27/11524 H01L27/1157

    Abstract: A method for fabricating a non-volatile memory semiconductor device is disclosed. The method includes the steps of providing a substrate; forming a gate pattern on the substrate, wherein the gate pattern comprises a first polysilicon layer on the substrate, an oxide-nitride-oxide (ONO) stack on the first polysilicon layer, and a second polysilicon layer on the ONO stack; forming an oxide layer on the top surface and sidewall of the gate pattern; performing a first etching process to remove part of the oxide layer; and performing a second etching process to completely remove the remaining oxide layer.

    Abstract translation: 公开了一种用于制造非易失性存储器半导体器件的方法。 该方法包括提供基板的步骤; 在所述衬底上形成栅极图案,其中所述栅极图案包括所述衬底上的第一多晶硅层,所述第一多晶硅层上的氧化物 - 氧化物 - 氧化物(ONO)堆叠以及所述ONO堆叠上的第二多晶硅层; 在栅极图案的顶表面和侧壁上形成氧化物层; 执行第一蚀刻工艺以去除部分氧化物层; 并执行第二蚀刻处理以完全去除剩余的氧化物层。

    Memory cell and fabricating method of the same

    公开(公告)号:US11417742B1

    公开(公告)日:2022-08-16

    申请号:US17219829

    申请日:2021-03-31

    Abstract: A memory cell includes a substrate. A first STI and a second STI are embedded within the substrate. The first STI and the second STI extend along a first direction. An active region is disposed on the substrate and between the first STI and the second STI. A control gate is disposed on the substrate and extends along a second direction. The first direction is different from the second direction. A tunneling region is disposed in the active region overlapping the active region. A first trench is embedded within the tunneling region. Two second trenches are respectively embedded within the first STI and the second STI. The control gate fills in the first trench and the second trenches. An electron trapping stack is disposed between the tunneling region and the control gate.

    Method for fabricating gate structures

    公开(公告)号:US11374109B2

    公开(公告)日:2022-06-28

    申请号:US16670890

    申请日:2019-10-31

    Abstract: A method for fabricating gate structures includes providing a substrate, configured to have a first region and a second region. Dummy gate structures are formed on the substrate at the first and second regions, wherein each of the dummy gate structures has a first gate insulating layer on the substrate and a dummy gate on the first gate insulating layer. An inter-layer dielectric layer is formed over the dummy gate structures. The inter-layer dielectric layer is polished to expose all of the dummy gates. The dummy gates are removed. The first gate insulating layer at the second region is removed. A second gate insulating layer is formed on the substrate at the second region, wherein the first gate insulating layer is thicker than the second insulating layer. Metal gates are formed on the first and the second insulating layer.

Patent Agency Ranking