摘要:
An object of this invention is to suppress the occurrence of pre-ignition by appropriately controlling a wall surface temperature of a combustion chamber based on a target temperature region in which the frequency with which pre-ignition occurs is reflected, without causing pre-ignition to actually occur. An ECU 50 acquires a wall surface temperature of a combustion chamber 14 or an engine water temperature or the like that correlates therewith as a wall temperature parameter. The ECU 50 is equipped with data for a pre-ignition suppression temperature region that is a region in which the pre-ignition occurrence frequency is smallest among temperature regions of the wall temperature parameter. In a pre-ignition susceptibility operating region A, the wall temperature parameter is controlled so as to fall within the pre-ignition suppression temperature region by operating a cooling water amount varying mechanism 38.
摘要:
An object of this invention is to suppress the occurrence of pre-ignition by appropriately controlling a wall surface temperature of a combustion chamber based on a target temperature region in which the frequency with which pre-ignition occurs is reflected, without causing pre-ignition to actually occur.An ECU 50 acquires a wall surface temperature of a combustion chamber 14 or an engine water temperature or the like that correlates therewith as a wall temperature parameter. The ECU 50 is equipped with data for a pre-ignition suppression temperature region that is a region in which the pre-ignition occurrence frequency is smallest among temperature regions of the wall temperature parameter. In a pre-ignition susceptibility operating region A, the wall temperature parameter is controlled so as to fall within the pre-ignition suppression temperature region by operating a cooling water amount varying mechanism 38.
摘要:
In an SOI-MISFET that operates with low power consumption at a high speed, an element area is reduced. While a diffusion layer region of an N-conductivity type MISFET region of the SOI type MISFET and a diffusion layer region of a P-conductivity type MISFET region of the SOI type MISFET are formed as a common region, well diffusion layers that apply substrate potentials to the N-conductivity type MISFET region and the P-conductivity type MISFET region are separated from each other by an STI layer. The diffusion layer regions that are located in the N- and P-conductivity type MISFET regions) and serve as an output portion of a CMISFET are formed as a common region and directly connected by silicified metal so that the element area is reduced.
摘要:
Disclosed is an apparatus for producing a high-quality methacrylic polymer with good productivity, comprising a complete mixing type reactor 11, tubular reactors 12 and 13 which have been serially connected, and a volatile removing instrument 14, wherein at least two of the tubular reactors 12 and 13 are connected via a cooler 15 for cooling the reaction mixture. It is preferable that the cooler 15 is a multitubular cooler and the tubular reactors 12 and 13 are plug flow reactors.
摘要:
It is an object of the present invention to provide a method of manufacturing an SOI wafer at low cost and with high yield. It is another object of the present invention to provide a semiconductor device including also bulk type MISFETs used as high voltage regions and a method of manufacturing the same without using complicated processes and increasing the size of a semiconductor chip.The method of manufacturing a semiconductor device comprises selectively epitaxially growing a single-crystal Si layer and continuously performing the epitaxial growth without bringing a substrate temperature increased during the growth to room temperature even once. An epitaxially grown surface is then etched and planarized. The substrate temperature is then cooled down to the room temperature.
摘要:
There is provided an SOI-MISFET including: an SOI layer; a gate electrode provided on the SOI layer interposing a gate insulator; and a first elevated layer provided higher in height from the SOI layer than the gate electrode at both sidewall sides of the gate electrode on the SOI layer so as to constitute a source and drain. Further, there is also provided a bulk-MISFET including: a gate electrode provided on a silicon substrate interposing a gate insulator thicker than the gate insulator of the SOI MISFET; and a second elevated layer configuring a source and drain provided on a semiconductor substrate at both sidewalls of the gate electrode. A the first elevated layer is thicker than the elevated layer, and the whole of the gate electrodes, part of the source and drain of the SOI-MISFET, and part of the source and drain of the bulk-MISFET are silicided.
摘要:
Characteristics of a semiconductor device having a FINFET are improved. The FINFET has: a channel layer arranged in an arch shape on a semiconductor substrate and formed of monocrystalline silicon; a front gate electrode formed on a part of an outside of the channel layer through a front gate insulating film; and a back gate electrode formed so as to be buried inside the channel layer through a back gate insulating film. The back gate electrode arranged inside the arch shape is arranged so as to pass through the front gate electrode.
摘要:
In one embodiment, a liquid crystal display device includes a lens array unit having a cylindrical lens array constituted by a plurality of cylindrical lenses each having a lens surface and a generatrix corresponding to the lens surface. The lens surface is arranged in a line in a direction orthogonally crossing the generatrix. A first substrate is arranged at a back side of the lens array unit and includes a pixel electrode in a belt shape extending in a different direction from the direction in which the generatrix extends. The pixel electrode is formed in a V character shape. A second substrate is arranged between the lens array unit and the first substrate including a counter electrode in a belt shape commonly arranged on the pixel electrodes extending in a parallel direction to the pixel electrode.