发明授权
- 专利标题: Programmable address-based write-through cache control
- 专利标题(中): 可编程的基于地址的直写缓存控制
-
申请号: US13247234申请日: 2011-09-28
-
公开(公告)号: US09189331B2公开(公告)日: 2015-11-17
- 发明人: Raguram Damodaran , Abhijeet Ashok Chachad , Naveen Bhoria
- 申请人: Raguram Damodaran , Abhijeet Ashok Chachad , Naveen Bhoria
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 代理商 Robert D. Marshall, Jr.; Frank D. Cimino
- 主分类号: G06F12/00
- IPC分类号: G06F12/00 ; G06F13/00 ; G06F13/28 ; G06F11/10 ; G06F7/483 ; G06F9/30 ; H03M13/35 ; H03M13/29 ; G06F13/16 ; G06F13/18 ; H03K19/00 ; G06F1/32 ; H03K21/00 ; G06F12/02 ; G06F12/12 ; G06F13/364
摘要:
This invention is a cache system with a memory attribute register having plural entries. Each entry stores a write-through or a write-back indication for a corresponding memory address range. On a write to cached data the cache the cache consults the memory attribute register for the corresponding address range. Writes to addresses in regions marked as write-through always update all levels of the memory hierarchy. Writes to addresses in regions marked as write-back update only the first cache level that can service the write. The memory attribute register is preferably a memory mapped control register writable by the central processing unit.
公开/授权文献
- US20120198164A1 Programmable Address-Based Write-Through Cache Control 公开/授权日:2012-08-02
信息查询