Unified test structure for stress migration tests
    2.
    发明授权
    Unified test structure for stress migration tests 有权
    压力迁移测试的统一测试结构

    公开(公告)号:US08174010B2

    公开(公告)日:2012-05-08

    申请号:US11949993

    申请日:2007-12-04

    CPC classification number: H01L22/34 G01R31/2858 H01L2924/0002 H01L2924/00

    Abstract: A unified test structure which is applicable for all levels of a semiconductor device including a current path chain having a first half chain and a second half chain, wherein each half chain comprises lower metallization segments, upper metallization segments, an insulating layer between the lower metallization segments and the upper metallization segments, and connection segments. Each of the connection segments is electrically connected to a contact region of one of the lower metallization segments and to a contact region of one of the upper metallization segments to thereby electrically connect the respective lower metallization segment and the respective upper metallization segment, and the first half chain and the second half chain are of different configuration.

    Abstract translation: 一种统一的测试结构,其适用于包括具有第一半链和第二半链的电流路径链的半导体器件的所有级别,其中每个半链包括下金属化段,上金属化段,下金属化层之间的绝缘层 段和上部金属化段,以及连接段。 每个连接段电连接到下部金属化段之一的接触区域和上部金属化段之一的接触区域,从而电连接相应的下部金属化段和相应的上部金属化段,并且第一 半链和第二半链具有不同的配置。

    UNIFIED TEST STRUCTURE FOR STRESS MIGRATION TESTS
    4.
    发明申请
    UNIFIED TEST STRUCTURE FOR STRESS MIGRATION TESTS 有权
    用于应变移动试验的统一测试结构

    公开(公告)号:US20080265247A1

    公开(公告)日:2008-10-30

    申请号:US11949993

    申请日:2007-12-04

    CPC classification number: H01L22/34 G01R31/2858 H01L2924/0002 H01L2924/00

    Abstract: A unified test structure which is applicable for all levels of a semiconductor device including a current path chain having a first half chain and a second half chain, wherein each half chain comprises lower metallization segments, upper metallization segments, an insulating layer between the lower metallization segments and the upper metallization segments, and connection segments. Each of the connection segments is electrically connected to a contact region of one of the lower metallization segments and to a contact region of one of the upper metallization segments to thereby electrically connect the respective lower metallization segment and the respective upper metallization segment, and the first half chain and the second half chain are of different configuration.

    Abstract translation: 一种统一的测试结构,其适用于包括具有第一半链和第二半链的电流路径链的半导体器件的所有级别,其中每个半链包括下金属化段,上金属化段,下金属化层之间的绝缘层 段和上部金属化段,以及连接段。 每个连接段电连接到下部金属化段之一的接触区域和上部金属化段之一的接触区域,从而电连接相应的下部金属化段和相应的上部金属化段,并且第一 半链和第二半链具有不同的配置。

    SEMICONDUCTOR DEVICE COMPRISING eFUSES OF ENHANCED PROGRAMMING EFFICIENCY
    5.
    发明申请
    SEMICONDUCTOR DEVICE COMPRISING eFUSES OF ENHANCED PROGRAMMING EFFICIENCY 有权
    包含增强编程效率的图像的半导体器件

    公开(公告)号:US20100107403A1

    公开(公告)日:2010-05-06

    申请号:US12579654

    申请日:2009-10-15

    Abstract: In sophisticated integrated circuits, an electronic fuse may be formed such that an increased sensitivity to electromigration may be accomplished by including at least one region of increased current density. This may be accomplished by forming a corresponding fuse region as a non-linear configuration, wherein at corresponding connection portions of linear segments, the desired enhanced current crowding may occur during the application of the programming voltage. Hence, increased reliability and more space-efficient layout of the electronic fuses may be accomplished.

    Abstract translation: 在复杂的集成电路中,可以形成电子熔断器,使得可以通过包括增加的电流密度的至少一个区域来实现对电迁移的增加的灵敏度。 这可以通过形成相应的熔丝区域作为非线性配置来实现,其中在对应的线性段的连接部分期间,在施加编程电压期间可能发生所需的增强的电流拥挤。 因此,可以实现电子熔断器的增加的可靠性和更节省空间的布局。

    Semiconductor device comprising eFUSES of enhanced programming efficiency
    8.
    发明授权
    Semiconductor device comprising eFUSES of enhanced programming efficiency 有权
    包括具有增强的编程效率的eFUSES的半导体器件

    公开(公告)号:US08268679B2

    公开(公告)日:2012-09-18

    申请号:US12579654

    申请日:2009-10-15

    Abstract: In sophisticated integrated circuits, an electronic fuse may be formed such that an increased sensitivity to electromigration may be accomplished by including at least one region of increased current density. This may be accomplished by forming a corresponding fuse region as a non-linear configuration, wherein at corresponding connection portions of linear segments, the desired enhanced current crowding may occur during the application of the programming voltage. Hence, increased reliability and more space-efficient layout of the electronic fuses may be accomplished.

    Abstract translation: 在复杂的集成电路中,可以形成电子熔断器,使得可以通过包括增加的电流密度的至少一个区域来实现对电迁移的增加的灵敏度。 这可以通过形成相应的熔丝区域作为非线性配置来实现,其中在对应的线性段的连接部分期间,在施加编程电压期间可能发生所需的增强的电流拥挤。 因此,可以实现电子熔断器的增加的可靠性和更节省空间的布局。

Patent Agency Ranking