Decimating digital finite impulse response filter
    1.
    发明授权
    Decimating digital finite impulse response filter 失效
    抽取数字有限脉冲响应滤波器

    公开(公告)号:US5191547A

    公开(公告)日:1993-03-02

    申请号:US564808

    申请日:1990-08-08

    IPC分类号: H03H17/00 G06F17/10 H03H17/06

    摘要: A decimation type digital filter which utilizes the thinned-out signal of a finite impulse response (FIR) filter having N taps for processing the signal by the product sum operation of filter coefficients and the input signals inputted at every first period, in which, on the basis of the ratio K between a first period which is the input signal period and an output signal period and the number of taps N, M (a value obtained by raising below the decimal point of N/K) registers are provided and M successive output signals are processed by the product sum operation in parallel by respective registers, whereby the input signal is not necessarily to be held, a capacity of the register may be minimized and processing may be effected once for each register during the first period or by M number of times of product sum operation in total, thus the operating speed can be reduced to 1/K and the capacity and the operating speed can be optimized.

    摘要翻译: 一种抽取式数字滤波器,其利用具有N个抽头的有限脉冲响应(FIR)滤波器的稀疏信号通过滤波器系数的乘积和运算和每个第一周期输入的输入信号来处理该信号,其中, 提供作为输入信号周期的第一周期与输出信号周期之间的比率K与抽头数N,M(通过升高到小于N / K的小数点而获得的值)之间的比率K的基础,M连续 输出信号由相应的寄存器并行处理,由此输入信号不一定被保持,寄存器的容量可以最小化,并且可以在第一周期期间对每个寄存器执行一次处理,或者通过M 产品总计运算次数,可以将运行速度降低到1 / K,可以优化运行速度和运行速度。

    Digital filter using intermediate holding registers and common
accumulators and multipliers
    2.
    发明授权
    Digital filter using intermediate holding registers and common accumulators and multipliers 失效
    数字滤波器使用中间保持寄存器和公共累加器和乘法器

    公开(公告)号:US5317529A

    公开(公告)日:1994-05-31

    申请号:US859208

    申请日:1992-03-27

    摘要: An A/D-D/A converting apparatus, in which a multiplier is omitted by storing the multiplied result of a filter coefficient and a digital signal in advance and reading it out responsive to the inputted digital signal, in view of the point that filter characteristics of digital filters of an A/D converting unit and a D/A converting unit are equal one another, memories which are coefficient generating devices are used in common, and further, in view of the point :hat processing contents of respective digital filters are equal, a multiplier and an accumulator constituting the digital filter are used in common to reduce a circuit configuration considerably.

    摘要翻译: A / DD / A转换装置,其中通过根据输入的数字信号预先存储滤波器系数和数字信号的相乘结果而省略乘法器,考虑到滤波器特性 A / D转换单元和D / A转换单元的数字滤波器彼此相等,作为系数产生装置的存储器是共同使用的,此外,考虑到各个数字滤波器的帽子处理内容相等 ,共同地使用构成数字滤波器的乘法器和累加器来显着地减少电路配置。

    Microprocessor having built-in synchronous memory with power-saving
feature
    3.
    发明授权
    Microprocessor having built-in synchronous memory with power-saving feature 失效
    具有内置同步存储器的微处理器具有省电功能

    公开(公告)号:US5276889A

    公开(公告)日:1994-01-04

    申请号:US543273

    申请日:1990-06-25

    摘要: A microprocessor, including a synchronous type memory having several parts, includes a power saving feature that places at least some parts of the memory in a non-operating state when instructions not requiring access to the memory are executed. An enable signal is generated when access is not required and a signal supplying circuit supplies a synchronous signal when the enable signal is not generated and supplies a signal in a predetermined state to place at least some parts or all parts of the memory in the non-operating state to reduce power consumption.

    摘要翻译: 包括具有若干部分的同步型存储器的微处理器包括省电功能,其中当执行不需要访问存储器的指令时,将存储器的至少一些部分置于非操作状态。 当不需要访问时产生使能信号,并且当不产生使能信号时信号供给电路提供同步信号,并且提供处于预定状态的信号以将存储器的至少一部分或全部部分放置在非易失性存储器中, 运行状态降低功耗。

    Semiconductor integrated circuit with master and slave latches
    4.
    发明授权
    Semiconductor integrated circuit with master and slave latches 失效
    半导体集成电路与主从锁存器

    公开(公告)号:US5162667A

    公开(公告)日:1992-11-10

    申请号:US610179

    申请日:1990-11-07

    IPC分类号: H03K3/289 G06F1/32 H03K3/037

    CPC分类号: G06F1/32 H03K3/0372

    摘要: A semiconductor integrated circuit of master and slave latches and the like that reduces power consumption by supplying a second clock which is a synchronous with a first clock to a slave latch only when the first clock that determines the latch period is supplied to a master latch, discontinuing the supply of the second clock after the master latch completes its latch action in the case that the supply of the first clock to the master latch is discontinued, and discontinuing the supply of clocks when latch action is not required, to reduce loads connected to them.

    摘要翻译: 主锁存器和从锁存器等的半导体集成电路,只有当确定锁存周期的第一时钟被提供给主锁存器时,通过将与第一时钟同步的第二时钟提供给从锁存器来降低功耗, 在主锁存器提供第一时钟到主锁存器被停止的情况下,在主锁存器完成其锁存动作之后停止提供第二时钟,并且当不需要锁存动作时停止提供时钟,以减少连接到 他们。

    DATA PROCESSING APPARATUS AND DATA PROCESSING SYSTEM
    6.
    发明申请
    DATA PROCESSING APPARATUS AND DATA PROCESSING SYSTEM 审中-公开
    数据处理设备和数据处理系统

    公开(公告)号:US20090144517A1

    公开(公告)日:2009-06-04

    申请号:US12277493

    申请日:2008-11-25

    IPC分类号: G06F12/00

    CPC分类号: G06F13/28

    摘要: Decrease in throughput performance called a “jamming” in a memory device is prevented. There is provided a timing generation part which gives, based on a request signal outputted for each unit of the data processing from a data processing part, an output timing for a burst transfer request to a burst transfer request generation part. Based on the relationship in size between a lapsed time from the output of the burst transfer request to the activation of the request signal and a time specified by a set threshold value of a threshold value register, the timing generation part controls output timing for a burst transfer request. When the lapsed time exceeds the time specified by a maximum threshold value, the burst transfer request generation part is given an output timing for the burst transfer request without waiting for the activation of the request signal. As a result, when the issuance of the request signal is delayed, a next burst transfer request can be given to the memory device without waiting for the issuance but preceding it.

    摘要翻译: 防止在存储器件中称为“干扰”的吞吐量性能降低。 提供了一种定时生成部件,其基于从数据处理部分对每个单位的数据处理输出的请求信号,向突发传送请求生成部分提供突发传送请求的输出定时。 基于从突发传送请求的输出到请求信号的激活的经过时间与由阈值寄存器的设定阈值指定的时间之间的大小关系,定时生成部控制突发的输出定时 转移请求。 当经过的时间超过由最大阈值指定的时间时,突发传送请求生成部分被给予突发传送请求的输出定时,而不等待激活请求信号。 结果,当请求信号的发出被延迟时,可以向存储设备提供下一个突发传送请求,而不必等待发出,而在其之前。

    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer
    7.
    发明授权
    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer 失效
    图像数据放大/缩小装置通过直接存储器访问传输放大/缩小图像数据

    公开(公告)号:US07483593B2

    公开(公告)日:2009-01-27

    申请号:US11892580

    申请日:2007-08-24

    IPC分类号: G06K9/32 H04N9/74

    CPC分类号: G06T1/60 G06T3/40

    摘要: When a line number counted by a line number counting unit corresponds to a prescribed line number, a transfer source address generating unit adds an offset address set in an offset address setting unit to respective transfer source addresses to output as addresses to a memory. A DMA control unit controls DMA transfer in accordance with a transfer source address generated by the transfer source address generating unit and a transfer destination address generated by a transfer destination address generating unit. Thus, rapid enlargement/reduction of image data becomes possible.

    摘要翻译: 当由行数计数单元计数的行号对应于规定行号时,传送源地址产生单元将偏移地址设置单元中设置的偏移地址添加到各个传送源地址,作为地址输出到存储器。 DMA控制单元根据由传送源地址生成单元生成的传送源地址和由传送目的地地址生成单元生成的传送目的地地址进行DMA传送。 因此,图像数据的快速放大/缩小成为可能。

    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer
    8.
    发明申请
    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer 失效
    图像数据放大/缩小装置通过直接存储器访问传输放大/缩小图像数据

    公开(公告)号:US20080044106A1

    公开(公告)日:2008-02-21

    申请号:US11892580

    申请日:2007-08-24

    IPC分类号: G06T3/40

    CPC分类号: G06T1/60 G06T3/40

    摘要: When a line number counted by a line number counting unit corresponds to a prescribed line number, a transfer source address generating unit adds an offset address set in an offset address setting unit to respective transfer source addresses to output as addresses to a memory. A DMA control unit controls DMA transfer in accordance with a transfer source address generated by the transfer source address generating unit and a transfer destination address generated by a transfer destination address generating unit. Thus, rapid enlargement/reduction of image data becomes possible.

    摘要翻译: 当由行数计数单元计数的行号对应于规定行号时,传送源地址产生单元将偏移地址设置单元中设置的偏移地址添加到各个传送源地址,作为地址输出到存储器。 DMA控制单元根据由传送源地址生成单元生成的传送源地址和由传送目的地地址生成单元生成的传送目的地地址进行DMA传送。 因此,图像数据的快速放大/缩小成为可能。

    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer
    10.
    发明授权
    Image data enlarging/reducing apparatus enlarging/reducing image data by direct memory access transfer 有权
    图像数据放大/缩小装置通过直接存储器访问传输放大/缩小图像数据

    公开(公告)号:US07298924B2

    公开(公告)日:2007-11-20

    申请号:US10667354

    申请日:2003-09-23

    IPC分类号: G06K9/32 H04N9/74

    CPC分类号: G06T1/60 G06T3/40

    摘要: When a line number counted by a line number counting unit corresponds to a prescribed line number, a transfer source address generating unit adds an offset address set in an offset address setting unit to respective transfer source addresses to output as addresses to a memory. A DMA control unit controls DMA transfer in accordance with a transfer source address generated by the transfer source address generating unit and a transfer destination address generated by a transfer destination address generating unit. Thus, rapid enlargement/reduction of image data becomes possible.

    摘要翻译: 当由行数计数单元计数的行号对应于规定行号时,传送源地址产生单元将偏移地址设置单元中设置的偏移地址添加到各个传送源地址,作为地址输出到存储器。 DMA控制单元根据由传送源地址生成单元生成的传送源地址和由传送目的地地址生成单元生成的传送目的地地址进行DMA传送。 因此,图像数据的快速放大/缩小成为可能。