MEMORY DEVICE AND OPERATING METHOD FOR MEMORY DEVICE

    公开(公告)号:US20250104773A1

    公开(公告)日:2025-03-27

    申请号:US18474619

    申请日:2023-09-26

    Abstract: A memory device and an operating method for the memory device are provided. The memory device includes a memory array and a control circuit. The memory array includes memory blocks. Each of the memory blocks is, for example a three-dimensional NAND flash memory block. The memory device provides a storage media with high-performance and high-capacity. The control circuit provides a first erasing voltage to perform a first erasing operation on target memory cell strings of a selected memory block in the memory blocks, performs a programming operation on the target memory cell strings after the first erasing operation, and provides a second erasing voltage to perform a second erasing operation on at least one part of memory cells of each of the target memory cell strings after the programming operation. The second erasing voltage is lower than the first erasing voltage.

    Non-volatile memory and programming method thereof

    公开(公告)号:US09779820B1

    公开(公告)日:2017-10-03

    申请号:US15440889

    申请日:2017-02-23

    Abstract: A non-volatile memory and a programming method thereof are provided. The programming method for the non-volatile memory includes: setting at least one first isolation cell between a first side cell and at least one first pass cell of an inhibited memory string; cutting off the at least one first isolation cell and providing a pre-boosting voltage to a word line of the first side cell and at a first time point; turning on the at least one first isolation cell at a second time point for transporting the pre-boosting potential to channels of the at least one first pass cell and a primary cell at a second time period; and providing a boosting voltage to word lines of the at least one first pass cell during a boosting time period.

    OPERATING METHOD OF MEMORY DEVICE AND MEMORY SYSTEM

    公开(公告)号:US20250104778A1

    公开(公告)日:2025-03-27

    申请号:US18475247

    申请日:2023-09-27

    Abstract: An operation method of a memory device including the following operations is provided. Applying a read voltage to a selected page of a plurality of programmed memory pages. Applying a first pass voltage to unselected pages of the plurality of programmed memory pages. Applying a second pass voltage to at least one unprogrammed memory page, wherein the first pass voltage is larger than the second pass voltage. A memory system including a 3D NAND flash memory with high capacity and high performance is also provided.

    Method for programming flash memory device and flash memory system

    公开(公告)号:US11145373B1

    公开(公告)日:2021-10-12

    申请号:US16882071

    申请日:2020-05-22

    Abstract: A method for programming a memory device and a memory system are provided, wherein the method for programming the memory device includes steps below. First, a program command is proposed. Second, a width of a pulse about to provide to strings of memory cells of the memory device is determined according to a temperature data of the memory device. Then, the pulse is provided to the strings of memory cells to start doing a program operation. The width of the pulse becomes narrower as a temperature of the memory device is raised.

    Memory device and write method thereof

    公开(公告)号:US11056205B1

    公开(公告)日:2021-07-06

    申请号:US16908626

    申请日:2020-06-22

    Abstract: A memory device and a write method thereof are provided. A control circuit performs a first write operation and a first write verification operation on a plurality of memory cells of a non-volatile memory, and after the plurality of memory cells pass the first write verification operation, the control circuit performs a second write verification operation on target memory cells corresponding to at least one target threshold voltage in the plurality of memory cells, and when a failure bit count of the target memory cells is not less than a preset number of bits, the control circuit performs a second write operation and a third write verification operation on the plurality of memory cells.

Patent Agency Ranking