Structure and method for thin film device with stranded conductor
    1.
    发明申请
    Structure and method for thin film device with stranded conductor 有权
    具有绞线的薄膜器件的结构和方法

    公开(公告)号:US20070096169A1

    公开(公告)日:2007-05-03

    申请号:US11264321

    申请日:2005-11-01

    IPC分类号: H01L29/80

    摘要: Provided is a thin film device and an associated method of making a thin film device. For example, fabrication of an inverter thin film device is described. Moreover, a parallel spaced electrically conductive strips are provided upon a substrate. A functional material is deposited upon the conductive strips. A 3D structure is then provided upon the functional material, the 3D structure having a plurality of different heights, at least one height defining a first portion of the conductive strips to be bundled. The 3D structure and functional material are then etched to define a TFD disposed above the first portion of the conductive strips. The first portion of the conductive strips is bundled adjacent to the TFD.

    摘要翻译: 本发明提供一种制造薄膜器件的薄膜器件和相关方法。 例如,描述了逆变器薄膜器件的制造。 此外,在基板上设置平行隔开的导电条。 功能材料沉积在导电条上。 然后在功能材料上提供3D结构,3D结构具有多个不同的高度,限定要捆扎的导电条的第一部分的至少一个高度。 然后蚀刻3D结构和功能材料以限定设置在导电条的第一部分之上的TFD。 导电条的第一部分与TFD相邻捆扎。

    Method for thin film device with stranded conductor
    2.
    发明授权
    Method for thin film device with stranded conductor 有权
    具有绞线的薄膜器件的方法

    公开(公告)号:US08318610B2

    公开(公告)日:2012-11-27

    申请号:US13172543

    申请日:2011-06-29

    IPC分类号: H01L21/31

    摘要: Provided is a thin film device and an associated method of making a thin film device. For example, fabrication of an inverter thin film device is described. Moreover, a parallel spaced electrically conductive strips are provided upon a substrate. A functional material is deposited upon the conductive strips. A 3D structure is then provided upon the functional material, the 3D structure having a plurality of different heights, at least one height defining a first portion of the conductive strips to be bundled. The 3D structure and functional material are then etched to define a TFD disposed above the first portion of the conductive strips. The first portion of the conductive strips is bundled adjacent to the TFD.

    摘要翻译: 本发明提供一种制造薄膜器件的薄膜器件和相关方法。 例如,描述了逆变器薄膜器件的制造。 此外,在基板上设置平行隔开的导电条。 功能材料沉积在导电条上。 然后在功能材料上提供3D结构,3D结构具有多个不同的高度,限定要捆扎的导电条的第一部分的至少一个高度。 然后蚀刻3D结构和功能材料以限定设置在导电条的第一部分之上的TFD。 导电条的第一部分与TFD相邻捆扎。

    STRUCTURE AND METHOD FOR THIN FILM DEVICE WITH STRANDED CONDUCTOR
    3.
    发明申请
    STRUCTURE AND METHOD FOR THIN FILM DEVICE WITH STRANDED CONDUCTOR 有权
    具有带状导体的薄膜装置的结构和方法

    公开(公告)号:US20110256725A1

    公开(公告)日:2011-10-20

    申请号:US13172543

    申请日:2011-06-29

    IPC分类号: H01L21/311

    摘要: Provided is a thin film device and an associated method of making a thin film device. For example, fabrication of an inverter thin film device is described. Moreover, a parallel spaced electrically conductive strips are provided upon a substrate. A functional material is deposited upon the conductive strips. A 3D structure is then provided upon the functional material, the 3D structure having a plurality of different heights, at least one height defining a first portion of the conductive strips to be bundled. The 3D structure and functional material are then etched to define a TFD disposed above the first portion of the conductive strips. The first portion of the conductive strips is bundled adjacent to the TFD.

    摘要翻译: 本发明提供一种制造薄膜器件的薄膜器件和相关方法。 例如,描述了逆变器薄膜器件的制造。 此外,在基板上设置平行隔开的导电条。 功能材料沉积在导电条上。 然后在功能材料上提供3D结构,3D结构具有多个不同的高度,限定要捆扎的导电条的第一部分的至少一个高度。 然后蚀刻3D结构和功能材料以限定设置在导电条的第一部分之上的TFD。 导电条的第一部分与TFD相邻捆扎。

    Structure and method for thin film device with stranded conductor
    4.
    发明授权
    Structure and method for thin film device with stranded conductor 有权
    具有绞线的薄膜器件的结构和方法

    公开(公告)号:US07994509B2

    公开(公告)日:2011-08-09

    申请号:US11264321

    申请日:2005-11-01

    IPC分类号: H01L29/10

    摘要: Provided is a thin film device and an associated method of making a thin film device. For example, fabrication of an inverter thin film device is described. Moreover, a parallel spaced electrically conductive strips are provided upon a substrate. A functional material is deposited upon the conductive strips. A 3D structure is then provided upon the functional material, the 3D structure having a plurality of different heights, at least one height defining a first portion of the conductive strips to be bundled. The 3D structure and functional material are then etched to define a TFD disposed above the first portion of the conductive strips. The first portion of the conductive strips is bundled adjacent to the TFD.

    摘要翻译: 本发明提供一种制造薄膜器件的薄膜器件和相关方法。 例如,描述了逆变器薄膜器件的制造。 此外,在基板上设置平行隔开的导电条。 功能材料沉积在导电条上。 然后在功能材料上提供3D结构,3D结构具有多个不同的高度,限定要捆扎的导电条的第一部分的至少一个高度。 然后蚀刻3D结构和功能材料以限定设置在导电条的第一部分之上的TFD。 导电条的第一部分与TFD相邻捆扎。

    Integrated line selection apparatus within active matrix arrays
    6.
    发明授权
    Integrated line selection apparatus within active matrix arrays 失效
    有源矩阵阵列内集成选线装置

    公开(公告)号:US07817129B2

    公开(公告)日:2010-10-19

    申请号:US11590339

    申请日:2006-10-30

    IPC分类号: G09G3/36

    摘要: An integrated line selection apparatus within active matrix arrays is described. The circuit includes multiple gate line drive transistor devices, each gate line drive transistor device having a drain coupled to a gate line of multiple gate lines in a gate line driver circuit coupled to an active matrix array and a source to receive an input signal. The circuit further includes at least one address line transistor device corresponding to each gate line transistor device, each address line transistor device having a drain coupled to a gate of the corresponding gate line drive transistor device and a gate coupled to a corresponding address line, such that by asserting a predetermined combination of voltages on the plurality of address lines, a single gate line of said plurality of gate lines is selected to receive the input signal to be transmitted to a corresponding pixel within the corresponding active matrix array.

    摘要翻译: 描述了有源矩阵阵列内的集成线选择装置。 该电路包括多个栅极线驱动晶体管器件,每个栅极线驱动晶体管器件具有耦合到耦合到有源矩阵阵列的栅极线驱动器电路中的多个栅极线的栅极线的漏极和用于接收输入信号的源极。 该电路还包括对应于每个栅极线晶体管器件的至少一个地址线晶体管器件,每个地址线晶体管器件具有耦合到相应的栅极线驱动晶体管器件的栅极的漏极和耦合到相应的地址线的栅极, 通过在多个地址线上确定电压的预定组合,选择所述多条栅极线的单个栅极线以接收要传输到相应的有源矩阵阵列内的对应像素的输入信号。

    Integrated line selection apparatus within active matrix arrays
    8.
    发明申请
    Integrated line selection apparatus within active matrix arrays 失效
    有源矩阵阵列内集成选线装置

    公开(公告)号:US20080100559A1

    公开(公告)日:2008-05-01

    申请号:US11590339

    申请日:2006-10-30

    IPC分类号: G09G3/36

    摘要: An integrated line selection apparatus within active matrix arrays is described. The circuit includes multiple gate line drive transistor devices, each gate line drive transistor device having a drain coupled to a gate line of multiple gate lines in a gate line driver circuit coupled to an active matrix array and a source to receive an input signal. The circuit further includes at least one address line transistor device corresponding to each gate line transistor device, each address line transistor device having a drain coupled to a gate of the corresponding gate line drive transistor device and a gate coupled to a corresponding address line, such that by asserting a predetermined combination of voltages on the plurality of address lines, a single gate line of said plurality of gate lines is selected to receive the input signal to be transmitted to a corresponding pixel within the corresponding active matrix array.

    摘要翻译: 描述了有源矩阵阵列内的集成线选择装置。 该电路包括多个栅极线驱动晶体管器件,每个栅极线驱动晶体管器件具有耦合到耦合到有源矩阵阵列的栅极线驱动器电路中的多个栅极线的栅极线的漏极和用于接收输入信号的源极。 该电路还包括对应于每个栅极线晶体管器件的至少一个地址线晶体管器件,每个地址线晶体管器件具有耦合到相应的栅极线驱动晶体管器件的栅极的漏极和耦合到相应的地址线的栅极, 通过在多个地址线上确定电压的预定组合,选择所述多条栅极线的单个栅极线以接收要传输到相应的有源矩阵阵列内的对应像素的输入信号。

    Logical arrangement of memory arrays

    公开(公告)号:US20060018143A1

    公开(公告)日:2006-01-26

    申请号:US10896163

    申请日:2004-07-21

    IPC分类号: G11C5/02

    CPC分类号: G11C5/063

    摘要: An aspect of the present invention is a logical arrangement of memory arrays. The logical arrangement includes a plurality of memory arrays deposed in a row-column configuration, a controller coupled to the plurality of memory arrays and at least one power line, at least one sense line and at least one address line coupled to the controller wherein a number of connections from the controller to the at least one power line, the at least one sense line and the at least one address line is minimized.