-
公开(公告)号:US20220368513A1
公开(公告)日:2022-11-17
申请号:US17586182
申请日:2022-01-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyung Min Lee , Jae Hong Jung , Seung Jin Kim , Seung Hyun Oh
Abstract: A clock generating circuit includes a first frequency multiplier configured to generate a second clock signal having a second frequency based on a first clock signal having a first frequency, and a second frequency multiplier configured to generate a third clock signal having a third frequency based on the second clock signal. The first frequency multiplier includes a circuit configured to control a duty cycle of the first clock signal, a delay circuit configured to receive the duty controlled clock signal, and delay the received signal based on a duty cycle of the second clock signal to output a first delay clock signal, and an XOR gate configured to perform an XOR computation using the duty controlled clock signal and the first delay clock signal to output the second clock signal. The second frequency is greater than the first frequency, and the third frequency is greater than the second frequency.
-
2.
公开(公告)号:US12118996B2
公开(公告)日:2024-10-15
申请号:US17975074
申请日:2022-10-27
Applicant: Samsung Electronics Co., Ltd.
Inventor: Young Ho Han , Nam Hoon Kim , Jae Young Roh , Chi Youn Park , Kyung Min Lee , Keun Seok Cho , Jong Youb Ryu
Abstract: Disclosed is an electronic device. The electronic device includes a processor configured to execute one or more instructions stored in a memory to: control a receiver to receive a speech signal; determine whether the received speech signal includes speech signals of a plurality of different speakers; when the received speech signal includes the speech signals of the plurality of different speakers, detect feature information from a speech signal of each speaker; determine relations between pieces of speech content of the plurality of different speakers, based on the detected feature information; determine a response method based on the determined relations between the pieces of speech content; and control the electronic device such that an operation of the electronic device is performed according to the determined response method.
-
3.
公开(公告)号:US11495222B2
公开(公告)日:2022-11-08
申请号:US16755383
申请日:2018-11-13
Applicant: Samsung Electronics Co., Ltd.
Inventor: Young Ho Han , Nam Hoon Kim , Jae Young Roh , Chi Youn Park , Kyung Min Lee , Keun Seok Cho , Jong Youb Ryu
Abstract: Disclosed is an electronic device. The electronic device includes a processor configured to execute one or more instructions stored in a memory to: control a receiver to receive a speech signal; determine whether the received speech signal includes speech signals of a plurality of different speakers; when the received speech signal includes the speech signals of the plurality of different speakers, detect feature information from a speech signal of each speaker; determine relations between pieces of speech content of the plurality of different speakers, based on the detected feature information; determine a response method based on the determined relations between the pieces of speech content; and control the electronic device such that an operation of the electronic device is performed according to the determined response method.
-
4.
公开(公告)号:US20200090722A1
公开(公告)日:2020-03-19
申请号:US16507536
申请日:2019-07-10
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyung Min Lee , Hyunsung JUNG
IPC: G11C11/16 , G11C11/4074 , G11C11/408
Abstract: Disclosed are memory devices including a variable resistance memory cell and a word line control circuit. A memory device including a variable resistance memory cell including a variable resistance element, a first cell transistor, and a second cell transistor, a first end of the variable resistance element connected to a bit line, a second end of the variable resistance element, a first end of the first cell transistor, and a first end of the second cell transistor connected to the common node, a second end of the first cell transistor and a second end of the second cell transistor connected to a source line, and a word line control circuit configured to separate a sub word line connected to a gate electrode of the second cell transistor from a word line connected to a gate electrode of the first cell transistor in a first write operation and to connect the word line and the sub word line to each other in a second write operation may be provided.
-
公开(公告)号:US10255959B2
公开(公告)日:2019-04-09
申请号:US15946055
申请日:2018-04-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyung Min Lee , Hyemin Shin , Jung Hyuk Lee , Hyunsung Jung
Abstract: A memory device may include a selected bit line connected to a first node and configured to receive a first current, a selected memory cell connected to the selected bit line, a reference bit line connected to a second node and configured to receive a second current, a reference memory cell connected between the reference bit line and a reference source line, a sub bit line connected to the second node, a sub memory cell connected between the sub bit line and a sub source line, and a sense amplifier configured to sense a voltage difference between the first node and the second node to determine data read from a selected memory cell connected to the selected bit line. The sub memory cell may include a cell transistor. A gate electrode of the cell transistor may be connected to the sub source line.
-
6.
公开(公告)号:US20190066748A1
公开(公告)日:2019-02-28
申请号:US15946055
申请日:2018-04-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyung Min Lee , Hyemin Shin , Jung Hyuk Lee , Hyunsung Jung
Abstract: A memory device may include a selected bit line connected to a first node and configured to receive a first current, a selected memory cell connected to the selected bit line, a reference bit line connected to a second node and configured to receive a second current, a reference memory cell connected between the reference bit line and a reference source line, a sub bit line connected to the second node, a sub memory cell connected between the sub bit line and a sub source line, and a sense amplifier configured to sense a voltage difference between the first node and the second node to determine data read from a selected memory cell connected to the selected bit line. The sub memory cell may include a cell transistor. A gate electrode of the cell transistor may be connected to the sub source line.
-
公开(公告)号:US11728961B2
公开(公告)日:2023-08-15
申请号:US17586182
申请日:2022-01-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyung Min Lee , Jae Hong Jung , Seung Jin Kim , Seung Hyun Oh
CPC classification number: H04L7/0037 , H04L7/033
Abstract: A clock generating circuit includes a first frequency multiplier configured to generate a second clock signal having a second frequency based on a first clock signal having a first frequency, and a second frequency multiplier configured to generate a third clock signal having a third frequency based on the second clock signal. The first frequency multiplier includes a circuit configured to control a duty cycle of the first clock signal, a delay circuit configured to receive the duty controlled clock signal, and delay the received signal based on a duty cycle of the second clock signal to output a first delay clock signal, and an XOR gate configured to perform an XOR computation using the duty controlled clock signal and the first delay clock signal to output the second clock signal. The second frequency is greater than the first frequency, and the third frequency is greater than the second frequency.
-
-
-
-
-
-