METHODS AND APPARATUS TO IMPROVE DIFFERENTIAL NON-LINEARITY IN DIGITAL TO ANALOG CONVERTERS

    公开(公告)号:US20230087653A1

    公开(公告)日:2023-03-23

    申请号:US17828839

    申请日:2022-05-31

    Inventor: Brian Elies

    Abstract: An example apparatus includes: resistor ladder circuitry including a plurality of intermediate voltage nodes; a first plurality of switches having inputs coupled to a plurality of intermediate voltage nodes and having outputs; first level decoder circuitry configured to: receive a set of input bits; and open or close ones of the first plurality of switches based on a first subset of the input bits; a second plurality of switches having inputs coupled to the outputs of the first plurality of switches and having outputs coupled to a common node; and second level decoder circuitry configured to: receive the set of input bits; and open or close ones of the second plurality of switches based on a second subset of the input bits, the first and the second subsets sharing one of the input bits, wherein the output voltage is to be coupled to the common node.

    METHODS AND APPARATUS TO IMPROVE DIFFERENTIAL NON-LINEARITY IN DIGITAL TO ANALOG CONVERTERS

    公开(公告)号:US20240340017A1

    公开(公告)日:2024-10-10

    申请号:US18748371

    申请日:2024-06-20

    Inventor: Brian Elies

    CPC classification number: H03M1/0612 H03M1/06 H03M1/66 H03M1/80 H03M3/00

    Abstract: An example apparatus includes: resistor ladder circuitry including a plurality of intermediate voltage nodes; a first plurality of switches having inputs coupled to a plurality of intermediate voltage nodes and having outputs; first level decoder circuitry configured to: receive a set of input bits; and open or close ones of the first plurality of switches based on a first subset of the input bits; a second plurality of switches having inputs coupled to the outputs of the first plurality of switches and having outputs coupled to a common node; and second level decoder circuitry configured to: receive the set of input bits; and open or close ones of the second plurality of switches based on a second subset of the input bits, the first and the second subsets sharing one of the input bits, wherein the output voltage is to be coupled to the common node.

    Methods and apparatus to improve differential non-linearity in digital to analog converters

    公开(公告)号:US12057853B2

    公开(公告)日:2024-08-06

    申请号:US17828839

    申请日:2022-05-31

    Inventor: Brian Elies

    CPC classification number: H03M1/0612 H03M1/06 H03M1/66 H03M1/80 H03M3/00

    Abstract: An example apparatus includes: resistor ladder circuitry including a plurality of intermediate voltage nodes; a first plurality of switches having inputs coupled to a plurality of intermediate voltage nodes and having outputs; first level decoder circuitry configured to: receive a set of input bits; and open or close ones of the first plurality of switches based on a first subset of the input bits; a second plurality of switches having inputs coupled to the outputs of the first plurality of switches and having outputs coupled to a common node; and second level decoder circuitry configured to: receive the set of input bits; and open or close ones of the second plurality of switches based on a second subset of the input bits, the first and the second subsets sharing one of the input bits, wherein the output voltage is to be coupled to the common node.

Patent Agency Ranking