-
公开(公告)号:US09196594B2
公开(公告)日:2015-11-24
申请号:US14337121
申请日:2014-07-21
Applicant: XINTEC INC.
Inventor: Chao-Yen Lin , Yi-Hang Lin
IPC: H01L23/00 , H01L21/56 , H01L21/683 , H01L23/31 , H01L23/525 , H01L29/06 , G06K9/00 , H05K1/18
CPC classification number: H01L24/05 , G06K9/0004 , H01L21/561 , H01L21/6835 , H01L23/3121 , H01L23/525 , H01L24/08 , H01L24/13 , H01L24/48 , H01L29/06 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2221/68381 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/06165 , H01L2224/06167 , H01L2224/0801 , H01L2224/16105 , H01L2224/16225 , H01L2224/16227 , H01L2224/24226 , H01L2224/48091 , H01L2224/48227 , H01L2224/73215 , H01L2224/73253 , H01L2224/94 , H01L2924/00014 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/3701 , H05K1/181 , H05K2201/09418 , H05K2201/09445 , H01L2924/00 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2224/03
Abstract: An embodiment of the invention provides a chip package which includes: a carrier substrate; a semiconductor substrate having an upper surface and a lower surface, disposed overlying the carrier substrate; a device region or sensing region located on the upper surface of the semiconductor substrate; a conducting pad located on the upper surface of the semiconductor substrate; a conducting layer electrically connected to the conducting pad and extending from the upper surface of the semiconductor substrate to a sidewall of the semiconductor substrate; and an insulating layer located between the conducting layer and the semiconductor substrate.
-
公开(公告)号:US09030011B2
公开(公告)日:2015-05-12
申请号:US13959567
申请日:2013-08-05
Applicant: Xintec Inc.
Inventor: Chao-Yen Lin , Yi-Hang Lin
IPC: H01L23/00 , H01L21/56 , H01L21/683 , H01L23/31 , H01L23/525 , H01L29/06
CPC classification number: H01L24/05 , G06K9/0004 , H01L21/561 , H01L21/6835 , H01L23/3121 , H01L23/525 , H01L24/08 , H01L24/13 , H01L24/48 , H01L29/06 , H01L29/0657 , H01L2221/68327 , H01L2221/6834 , H01L2221/68381 , H01L2224/02371 , H01L2224/02375 , H01L2224/02379 , H01L2224/02381 , H01L2224/0401 , H01L2224/04042 , H01L2224/05548 , H01L2224/05558 , H01L2224/06165 , H01L2224/06167 , H01L2224/0801 , H01L2224/16105 , H01L2224/16225 , H01L2224/16227 , H01L2224/24226 , H01L2224/48091 , H01L2224/48227 , H01L2224/73215 , H01L2224/73253 , H01L2224/94 , H01L2924/00014 , H01L2924/10156 , H01L2924/10253 , H01L2924/12041 , H01L2924/14 , H01L2924/1461 , H01L2924/15788 , H01L2924/3701 , H05K1/181 , H05K2201/09418 , H05K2201/09445 , H01L2924/00 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2224/03
Abstract: An embodiment of the invention provides a chip package which includes: a carrier substrate; a semiconductor substrate having an upper surface and a lower surface, disposed overlying the carrier substrate; a device region or sensing region located on the upper surface of the semiconductor substrate; a conducting pad located on the upper surface of the semiconductor substrate; a conducting layer electrically connected to the conducting pad and extending from the upper surface of the semiconductor substrate to a sidewall of the semiconductor substrate; and an insulating layer located between the conducting layer and the semiconductor substrate.
Abstract translation: 本发明的实施例提供了一种芯片封装,其包括:载体基板; 具有上表面和下表面的半导体衬底,设置在载体衬底上; 位于所述半导体衬底的上表面上的器件区域或感测区域; 导电焊盘,位于所述半导体衬底的上表面上; 导电层,电连接到导电焊盘并从半导体衬底的上表面延伸到半导体衬底的侧壁; 以及位于导电层和半导体衬底之间的绝缘层。
-