DUAL LAYER GATE DIELECTRICS FOR NON-SILICON SEMICONDUCTOR DEVICES
    164.
    发明申请
    DUAL LAYER GATE DIELECTRICS FOR NON-SILICON SEMICONDUCTOR DEVICES 有权
    用于非硅半导体器件的双层栅极电介质

    公开(公告)号:US20110147710A1

    公开(公告)日:2011-06-23

    申请号:US12646408

    申请日:2009-12-23

    Abstract: Non-silicon metal-insulator-semiconductor (MIS) devices and methods of forming the same. The non-silicon MIS device includes a gate dielectric stack which comprises at least two layers of non-native oxide or nitride material. The first material layer of the gate dielectric forms an interface with the non-silicon semiconductor surface and has a lower dielectric constant than a second material layer of the gate dielectric. In an embodiment, a dual layer including a first metal silicate layer and a second oxide layer provides both a good quality oxide-semiconductor interface and a high effective gate dielectric constant.

    Abstract translation: 非硅金属绝缘体半导体(MIS)器件及其形成方法。 非硅MIS器件包括包含至少两层非自然氧化物或氮化物材料的栅极电介质叠层。 栅极电介质的第一材料层与非硅半导体表面形成界面,并且具有比栅极电介质的第二材料层更低的介电常数。 在一个实施例中,包括第一金属硅酸盐层和第二氧化物层的双层提供良好质量的氧化物半导体界面和高有效栅极介电常数。

    TECHNIQUES AND CONFIGURATIONS TO IMPART STRAIN TO INTEGRATED CIRCUIT DEVICES
    165.
    发明申请
    TECHNIQUES AND CONFIGURATIONS TO IMPART STRAIN TO INTEGRATED CIRCUIT DEVICES 有权
    对集成电路设备进行驱动的技术和配置

    公开(公告)号:US20110147706A1

    公开(公告)日:2011-06-23

    申请号:US12646697

    申请日:2009-12-23

    Abstract: Embodiments of the present disclosure describe techniques and configurations to impart strain to integrated circuit devices such as horizontal field effect transistors. An integrated circuit device includes a semiconductor substrate, a first barrier layer coupled with the semiconductor substrate, a quantum well channel coupled to the first barrier layer, the quantum well channel comprising a first material having a first lattice constant, and a source structure coupled to the quantum well channel, the source structure comprising a second material having a second lattice constant, wherein the second lattice constant is different than the first lattice constant to impart a strain on the quantum well channel. Other embodiments may be described and/or claimed.

    Abstract translation: 本公开的实施例描述了为诸如水平场效应晶体管等集成电路器件施加应变的技术和配置。 集成电路器件包括半导体衬底,与半导体衬底耦合的第一势垒层,耦合到第一势垒层的量子阱沟道,量子阱沟道包括具有第一晶格常数的第一材料和耦合到 量子阱沟道,源结构包括具有第二晶格常数的第二材料,其中第二晶格常数不同于在量子阱沟道上施加应变的第一晶格常数。 可以描述和/或要求保护其他实施例。

Patent Agency Ranking