-
公开(公告)号:US10461155B2
公开(公告)日:2019-10-29
申请号:US15811990
申请日:2017-11-14
申请人: GLOBALFOUNDRIES Inc.
发明人: Yoong Hooi Yong , Yanping Shen , Hsien-Ching Lo , Xusheng Wu , Joo Tat Ong , Wei Hong , Yi Qi , Dongil Choi , Yongjun Shi , Alina Vinslava , James Psillas , Hui Zang
IPC分类号: H01L29/08 , H01L27/092 , H01L21/02 , H01L21/8238 , H01L29/66 , H01L29/78 , H01L29/165
摘要: A semiconductor structure including a source/drain region is disclosed. The source/drain region may include a first epitaxial region along at least one sidewall of the source/drain region having a substantially uniform sidewall thickness. The semiconductor structure may further include a gate structure adjacent and above the source/drain region wherein at least a portion of the first epitaxial region is positioned below a sidewall spacer of the gate structure. A method of forming a source/drain region including a first epitaxial region having a substantially uniform sidewall thickness is disclosed. The method may include forming a trench in a substrate adjacent to a gate structure, forming the first epitaxial region in the trench, forming a spacer material layer on the gate structure and on a portion of the first epitaxial region, and removing a portion of the first epitaxial region using the spacer material layer as a mask.
-
公开(公告)号:US20190181243A1
公开(公告)日:2019-06-13
申请号:US16276045
申请日:2019-02-14
申请人: GLOBALFOUNDRIES Inc.
发明人: Alina Vinslava , Hsien-Ching Lo , Yongjun Shi , Jianwei Peng , Jianghu Yan , Yi Qi
IPC分类号: H01L29/66 , H01L21/84 , H01L29/08 , H01L29/78 , H01L29/165 , H01L29/16 , H01L21/3065 , H01L21/02 , H01L29/161
摘要: Methods of forming a field-effect transistor and structures for a field-effect transistor. A gate structure is formed that overlaps with a channel region in a semiconductor fin. The semiconductor fin is etched with a first etching process to form a first cavity extending into the semiconductor fin adjacent to the channel region. The semiconductor fin is etched with a second etching process to form a second cavity that is volumetrically smaller than the first cavity and that adjoins the first cavity.
-
13.
公开(公告)号:US20190103319A1
公开(公告)日:2019-04-04
申请号:US15723472
申请日:2017-10-03
申请人: GLOBALFOUNDRIES INC.
发明人: Yi Qi , Hsien-Ching Lo , Jianwei Peng , Wei Hong , Yanping Shen , Yongjun Shi , Hui Zang , Ruilong Xie , Kangguo Cheng , Tenko Yamashita , Chun-chen Yeh
IPC分类号: H01L21/8234 , H01L21/311 , H01L21/3213 , H01L27/088
摘要: Disclosed is a method of forming a structure with multiple vertical field effect transistors (VFETs). In the method, lower source/drain regions are formed on a substrate such that semiconductor fins extend vertically above the lower source/drain regions. Lower spacers are formed on the lower source/drain regions and positioned laterally adjacent to the semiconductor fins. Gates, having co-planar top surfaces, are formed on the lower spacers and positioned laterally adjacent to the semiconductor fins. However, process steps are performed prior to gate formation to ensure that the top surfaces of the lower source/drain region and lower spacer of a first VFET are below the levels of the top surfaces of the lower source/drain region and lower spacer, respectively, of a second VFET. As a result, the first VFET will have a longer gate, higher threshold voltage and lower switching speed. Also disclosed is the structure formed according to the method.
-
14.
公开(公告)号:US10249538B1
公开(公告)日:2019-04-02
申请号:US15723472
申请日:2017-10-03
申请人: GLOBALFOUNDRIES INC.
发明人: Yi Qi , Hsien-Ching Lo , Jianwei Peng , Wei Hong , Yanping Shen , Yongjun Shi , Hui Zang , Ruilong Xie , Kangguo Cheng , Tenko Yamashita , Chun-chen Yeh
IPC分类号: H01L21/8234 , H01L27/088 , H01L21/3213 , H01L21/311
摘要: Disclosed is a method of forming a structure with multiple vertical field effect transistors (VFETs). In the method, lower source/drain regions are formed on a substrate such that semiconductor fins extend vertically above the lower source/drain regions. Lower spacers are formed on the lower source/drain regions and positioned laterally adjacent to the semiconductor fins. Gates, having co-planar top surfaces, are formed on the lower spacers and positioned laterally adjacent to the semiconductor fins. However, process steps are performed prior to gate formation to ensure that the top surfaces of the lower source/drain region and lower spacer of a first VFET are below the levels of the top surfaces of the lower source/drain region and lower spacer, respectively, of a second VFET. As a result, the first VFET will have a longer gate, higher threshold voltage and lower switching speed. Also disclosed is the structure formed according to the method.
-
-
-