-
公开(公告)号:US20240105595A1
公开(公告)日:2024-03-28
申请号:US17934389
申请日:2022-09-22
Applicant: GlobalFoundries U.S. Inc.
Inventor: Johnatan A. Kantarovsky , Santosh Sharma , Michael J. Zierak , Steven J. Bentley , Ephrem G. Gebreselasie
IPC: H01L23/525 , H01L21/76 , H01L27/06 , H01L29/20
CPC classification number: H01L23/5256 , H01L21/7605 , H01L27/0605 , H01L29/2003
Abstract: Embodiments of the disclosure provide an electrically programmable fuse (efuse) over crystalline semiconductor material. A structure according to the disclosure includes a plurality of crystalline semiconductor layers. Each crystalline semiconductor layer includes a compound material. A metallic layer is on the plurality of crystalline semiconductor layers. The metallic layer has a lower resistivity than an uppermost layer of the plurality of crystalline semiconductor layers. A pair of gate conductors is on respective portions of the metallic layer. The metallic layer defines an electrically programmable fuse (efuse) link between the gate conductors.
-
公开(公告)号:US20240006309A1
公开(公告)日:2024-01-04
申请号:US17809610
申请日:2022-06-29
Applicant: GlobalFoundries U.S. Inc.
Inventor: Michael J. Hauser , Michael J. Zierak
IPC: H01L23/525 , H01L23/62 , H01L23/522 , H01L23/528
CPC classification number: H01L23/5256 , H01L23/62 , H01L23/5226 , H01L23/528
Abstract: An integrated circuit (IC) structure includes a transistor in a device layer over a substrate, the transistor including a gate; and a plurality of interconnect layers over the device layer, the plurality of interconnect layers including a last metal layer. A process-induced damage (PID) protection structure includes a conductor coupling the gate to a well in the substrate but includes an open fuse element therein. A first metal interconnect extends from a first terminal of the open fuse element to a first pad in the last metal layer, and a second metal interconnect extending from a second terminal of the open fuse element to a second pad in the last metal layer. The fuse element is closed during fabrication, and the metal interconnects allow opening of the fuse element to deactivate the PID protection structure after fabrication.
-
公开(公告)号:US11764060B2
公开(公告)日:2023-09-19
申请号:US15584121
申请日:2017-05-02
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Michel J. Abou-Khalil , Steven M. Shank , Alvin J. Joseph , Michael J. Zierak
IPC: H01L21/02 , H01L21/762 , H01L29/06 , H01L29/16 , H01L29/04 , H01L29/10 , H01L21/265 , H01L29/78
CPC classification number: H01L21/02667 , H01L21/26506 , H01L21/76224 , H01L29/04 , H01L29/0649 , H01L29/0688 , H01L29/1079 , H01L29/1095 , H01L29/16 , H01L29/78 , H01L21/02532 , H01L21/02595
Abstract: Device structures for a field-effect transistor and methods of forming a device structure for a field-effect transistor. A trench isolation region is formed in a substrate, and surrounds a semiconductor body. An undercut cavity region is also formed in the substrate. The undercut cavity region extends laterally beneath the semiconductor body and defines a body pedestal as a section of the substrate that is arranged in vertical alignment with the semiconductor body.
-
公开(公告)号:US11664412B2
公开(公告)日:2023-05-30
申请号:US17155445
申请日:2021-01-22
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Michael J. Zierak , Siva P. Adusumilli , Yves T. Ngu , Steven M. Shank
IPC: H01L21/762 , H01L27/06 , H01L49/02
CPC classification number: H01L28/20 , H01L21/76224 , H01L27/0629
Abstract: A structure provides a polysilicon resistor under a shallow trench isolation (STI). The structure includes the STI, a resistor in the form of a doped buried polysilicon layer under the STI, and a high resistivity (HR) polysilicon layer under the doped buried polysilicon layer. The structure also includes a pair of contacts operatively coupled in a spaced manner to the doped buried polysilicon layer. A related method is also disclosed.
-
15.
公开(公告)号:US11637173B2
公开(公告)日:2023-04-25
申请号:US17036194
申请日:2020-09-29
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Yves T. Ngu , Siva P. Adusumilli , Steven M. Shank , Michael J. Zierak , Mickey H. Yu
IPC: H01L49/02 , H01L27/12 , H01L21/3215 , C30B29/06
Abstract: A structure includes a semiconductor substrate, and a polycrystalline resistor region over the semiconductor substrate. The polycrystalline resistor region includes a semiconductor material in a polycrystalline morphology. A dopant-including polycrystalline region is between the polycrystalline resistor region and the semiconductor substrate.
-
公开(公告)号:US20220238631A1
公开(公告)日:2022-07-28
申请号:US17155445
申请日:2021-01-22
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Michael J. Zierak , Siva P. Adusumilli , Yves T. Ngu , Steven M. Shank
IPC: H01L49/02 , H01L21/762
Abstract: A structure provides a polysilicon resistor under a shallow trench isolation (STI). The structure includes the STI, a resistor in the form of a doped buried polysilicon layer under the STI, and a high resistivity (HR) polysilicon layer under the doped buried polysilicon layer. The structure also includes a pair of contacts operatively coupled in a spaced manner to the doped buried polysilicon layer. A related method is also disclosed.
-
-
-
-
-