-
公开(公告)号:US20230086499A1
公开(公告)日:2023-03-23
申请号:US17479155
申请日:2021-09-20
Applicant: Intel Corporation
Inventor: Kirby MAXEY , Ashish Verma PENUMATCHA , Kevin P. O'BRIEN , Chelsey DOROW , Uygar E. AVCI , Sudarat LEE , Carl NAYLOR , Tanay GOSAVI
IPC: H01L29/786 , H01L29/78
Abstract: Thin film transistors having fin structures integrated with two-dimensional (2D) channel materials are described. In an example, an integrated circuit structure includes a plurality of insulator fins above a substrate. A two-dimensional (2D) material layer is over the plurality of insulator fins. A gate dielectric layer is on the 2D material layer. A gate electrode is on the gate dielectric layer. A first conductive contact is on the 2D material layer adjacent to a first side of the gate electrode. A second conductive contact is on the 2D material layer adjacent to a second side of the gate electrode, the second side opposite the first side.
-
公开(公告)号:US20220199519A1
公开(公告)日:2022-06-23
申请号:US17129854
申请日:2020-12-21
Applicant: Intel Corporation
Inventor: Chia-Ching LIN , Sou-Chi CHANG , Kaan OGUZ , I-Cheng TUNG , Arnab SEN GUPTA , Ian A. YOUNG , Uygar E. AVCI , Matthew V. METZ , Ashish Verma PENUMATCHA , Anandi ROY
IPC: H01L23/522 , H01L49/02
Abstract: Metal insulator metal capacitors are described. In an example, a metal-insulator-metal (MIM) capacitor includes a first electrode plate, and a first capacitor dielectric on the first electrode plate. The first capacitor dielectric is or includes a perovskite high-k dielectric material. A second electrode plate is on the first capacitor dielectric and has a portion over and parallel with the first electrode plate, and a second capacitor dielectric is on the second electrode plate. A third electrode plate is on the second capacitor dielectric and has a portion over and parallel with the second electrode plate.
-
公开(公告)号:US20220149192A1
公开(公告)日:2022-05-12
申请号:US17093452
申请日:2020-11-09
Applicant: Intel Corporation
Inventor: Kirby MAXEY , Ashish Verma PENUMATCHA , Carl NAYLOR , Chelsey DOROW , Kevin P. O'BRIEN , Shriram SHIVARAMAN , Tanay GOSAVI , Uygar E. AVCI , Sudarat LEE
IPC: H01L29/76 , H01L29/24 , H01L29/786 , H01L29/66
Abstract: Thin film transistors having electrostatic double gates are described. In an example, an integrated circuit structure includes an insulator layer above a substrate. A first gate stack is on the insulator layer. A 2D channel material layer is on the first gate stack. A second gate stack is on a first portion of the 2D channel material layer, the second gate stack having a first side opposite a second side. A first conductive contact is adjacent the first side of the second gate stack, the first conductive contact on a second portion of the 2D channel material layer. A second conductive contact is adjacent the second side of the second gate stack, the second conductive contact on a third portion of the 2D channel material layer. A gate electrode of the first gate stack extends beneath a portion of the first conductive contact and beneath a portion of the second conductive contact.
-
14.
公开(公告)号:US20200287017A1
公开(公告)日:2020-09-10
申请号:US16294821
申请日:2019-03-06
Applicant: Intel Corporation
Inventor: Sou-Chi CHANG , Chia-Chang LIN , Seung Hoon SUNG , Ashish Verma PENUMATCHA , Nazila HARATIPOURA , Owen LOH , Jack KAVALIEROS , Uygar AVCI , Ian YOUNG
Abstract: A gate stack is described that uses anti-ferroelectric material (e.g., Si, La, N, Al, Zr, Ge, Y doped HfO2) or ferroelectric material (e.g., Si, La, N, Al, Zr, Ge, Y doped HfO2, perovskite ferroelectric such as NH4H2PO4, KH2PO4, LiNb03, LiTaO3, BaTiO3, PbTiO3, Pb (Zr,Ti) O3, (Pb,La)TiO3, and (Pb,La)(Zr,Ti)O3) which reduces write voltage, improves endurance, and increases retention. The gate stack of comprises strained anti-FE or FE material and depolarized anti-FE or FE. The endurance of the FE transistor is further improved by using a higher K (constant) dielectric (e.g., SiO2, Al2O3, HfO2, Ta2O3, La2O3) in the gate stack. High K effects may also be achieved by depolarizing the FE or FE oxide in the transistor gate stack.
-
公开(公告)号:US20230113614A1
公开(公告)日:2023-04-13
申请号:US17485185
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Chelsey DOROW , Carl NAYLOR , Kirby MAXEY , Sudarat LEE , Ashish Verma PENUMATCHA , Uygar E. AVCI , Scott B. CLENDENNING , Urusa ALAAN , Tristan A. TRONIC
IPC: H01L29/423 , H01L29/786 , H01L27/12
Abstract: Thin film transistors having CMOS functionality integrated with two-dimensional (2D) channel materials are described. In an example, an integrated circuit structure includes a first device including a first two-dimensional (2D) material layer, and a first gate stack around the first 2D material layer. The first gate stack has a gate electrode around a gate dielectric layer. A second device is stacked on the first device. The second device includes a second 2D material layer, and a second gate stack around the second 2D material layer. The second gate stack has a gate electrode around a gate dielectric layer. The second 2D material layer has a composition different than a composition of the first 2D material layer.
-
公开(公告)号:US20230102695A1
公开(公告)日:2023-03-30
申请号:US17485301
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Carl H. NAYLOR , Kirby MAXEY , Kevin P. O'BRIEN , Chelsey DOROW , Sudarat LEE , Ashish Verma PENUMATCHA , Uygar E. AVCI , Matthew V. METZ , Scott B. CLENDENNING
IPC: H01L29/45 , H01L29/417 , H01L27/088
Abstract: Embodiments of the disclosure are directed to advanced integrated circuit (IC) structure fabrication and, in particular, to IC structures with graphene contacts. Other embodiments may be disclosed or claimed.
-
公开(公告)号:US20230101760A1
公开(公告)日:2023-03-30
申请号:US17485225
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Uygar E. AVCI , Scott B. CLENDENNING , Chelsey DOROW , Sudarat LEE , Kirby MAXEY , Carl H. NAYLOR , Tristan A. TRONIC , Shriram SHIVARAMAN , Ashish Verma PENUMATCHA
IPC: H01L27/092 , H01L27/11 , H01L29/06 , H01L29/423 , H01L29/417 , H01L23/48 , H01L29/786
Abstract: Embodiments disclosed herein include semiconductor devices and methods of forming such devices. In an embodiment, a semiconductor device comprises a first transistor on a first level, and a second transistor on a second level above the first level. In an embodiment, an insulating layer is between the first level and the second level, and a via passes through the insulating layer, and electrically couples the first transistor to the second transistor. In an embodiment, the first transistor and the second transistor comprise a first channel, and a second channel over the first channel. In an embodiment, the first second transistor further comprise a gate structure between the first channel and the second channel, a source contact on a first end of the first channel and the second channel, and a drain contact on a second end of the first channel and the second channel.
-
18.
公开(公告)号:US20230101370A1
公开(公告)日:2023-03-30
申请号:US17485181
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Sudarat LEE , Chelsey DOROW , Kevin P. O'BRIEN , Carl H. NAYLOR , Kirby MAXEY , Charles MOKHTARZADEH , Ashish Verma PENUMATCHA , Scott B. CLENDENNING , Uygar E. AVCI
IPC: H01L29/76 , H01L29/06 , H01L29/24 , H01L29/423 , H01L29/49 , H01L29/786 , H01L21/02 , H01L29/66
Abstract: Thin film transistors having multi-layer gate dielectric structures integrated with two-dimensional (2D) channel materials are described. In an example, an integrated circuit structure includes a two-dimensional (2D) material layer above a substrate. A gate stack is over the 2D material layer, the gate stack having a first side opposite a second side, and the gate stack having a gate electrode around a gate dielectric structure. A first gate spacer is on the 2D material layer and adjacent to the first side of the gate stack. A second gate spacer is on the 2D material layer and adjacent to the second side of the gate stack, wherein the first gate spacer and the second gate spacer are continuous with a layer of the gate dielectric structure. A first conductive structure is coupled to the 2D material layer and adjacent to the first gate spacer. A second conductive structure is coupled to the 2D material layer and adjacent to the second gate spacer.
-
公开(公告)号:US20230100713A1
公开(公告)日:2023-03-30
申请号:US17485302
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Chelsey DOROW , Kevin P. O'BRIEN , Carl H. NAYLOR , Kirby MAXEY , Sudarat LEE , Ashish Verma PENUMATCHA , Uygar E. AVCI
IPC: H01L29/76 , H01L29/24 , H01L29/06 , H01L29/423 , H01L29/45 , H01L29/786
Abstract: Embodiments of the disclosure are directed to advanced integrated circuit (IC) structure fabrication and, in particular, IC structures with an improved two-dimensional (2D) channel architecture. Other embodiments may be disclosed or claimed.
-
公开(公告)号:US20220199799A1
公开(公告)日:2022-06-23
申请号:US17131706
申请日:2020-12-22
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Chelsey DOROW , Carl NAYLOR , Kirby MAXEY , Tanay GOSAVI , Uygar E. AVCI , Ashish Verma PENUMATCHA , Chia-Ching LIN , Shriram SHIVARAMAN , Sudarat LEE
Abstract: Thin film transistors having boron nitride integrated with two-dimensional (2D) channel materials are described. In an example, an integrated circuit structure includes a first gate stack above a substrate. A 2D channel material layer is above the first gate stack. A second gate stack is above the 2D channel material layer, the second gate stack having a first side opposite a second side. A first conductive contact is adjacent the first side of the second gate stack and in contact with the 2D channel material layer. A second conductive contact is adjacent the second side of the second gate stack and in contact with the 2D channel material layer. A hexagonal boron nitride (hBN) layer is included between the first gate stack and the 2D channel material layer, between the second gate stack and the 2D channel material layer, or both.
-
-
-
-
-
-
-
-
-