-
公开(公告)号:US20210091194A1
公开(公告)日:2021-03-25
申请号:US16579069
申请日:2019-09-23
Applicant: Intel Corporation
Inventor: Rami HOURANI , Richard VREELAND , Giselle ELBAZ , Manish CHANDHOK , Richard E. SCHENKER , Gurpreet SINGH , Florian GSTREIN , Nafees KABIR , Tristan A. TRONIC , Eungnak HAN
IPC: H01L29/423 , H01L29/78 , H01L23/522 , H01L29/417 , H01L21/8234 , H01L27/088
Abstract: Contact over active gate structures with metal oxide cap structures are described. In an example, an integrated circuit structure includes a plurality of gate structures above substrate, each of the gate structures including a gate insulating layer thereon. A plurality of conductive trench contact structures is alternating with the plurality of gate structures, each of the conductive trench contact structures including a metal oxide cap structure thereon. An interlayer dielectric material is over the plurality of gate structures and over the plurality of conductive trench contact structures. An opening is in the interlayer dielectric material and in a gate insulating layer of a corresponding one of the plurality of gate structures. A conductive via is in the opening, the conductive via in direct contact with the corresponding one of the plurality of gate structures, and the conductive via on a portion of one or more of the metal oxide cap structures.
-
2.
公开(公告)号:US20240047543A1
公开(公告)日:2024-02-08
申请号:US18382339
申请日:2023-10-20
Applicant: Intel Corporation
Inventor: Rami HOURANI , Richard VREELAND , Giselle ELBAZ , Manish CHANDHOK , Richard E. SCHENKER , Gurpreet SINGH , Florian GSTREIN , Nafees KABIR , Tristan A. TRONIC , Eungnak HAN
IPC: H01L29/423 , H01L29/78 , H01L23/522 , H01L29/417 , H01L27/088 , H01L21/8234
CPC classification number: H01L29/4238 , H01L29/7851 , H01L23/5226 , H01L29/41775 , H01L27/0886 , H01L21/823418 , H01L21/823475 , H01L21/823468 , H01L21/823431
Abstract: Contact over active gate structures with metal oxide cap structures are described. In an example, an integrated circuit structure includes a plurality of gate structures above substrate, each of the gate structures including a gate insulating layer thereon. A plurality of conductive trench contact structures is alternating with the plurality of gate structures, each of the conductive trench contact structures including a metal oxide cap structure thereon. An interlayer dielectric material is over the plurality of gate structures and over the plurality of conductive trench contact structures. An opening is in the interlayer dielectric material and in a gate insulating layer of a corresponding one of the plurality of gate structures. A conductive via is in the opening, the conductive via in direct contact with the corresponding one of the plurality of gate structures, and the conductive via on a portion of one or more of the metal oxide cap structures.
-
公开(公告)号:US20200227568A1
公开(公告)日:2020-07-16
申请号:US16638301
申请日:2017-09-29
Applicant: Intel Corporation
Inventor: Van H. LE , Abhishek A. SHARMA , Benjamin CHU-KUNG , Gilbert DEWEY , Ravi PILLARISETTY , Miriam R. RESHOTKO , Shriram SHIVARAMAN , Li Huey TAN , Tristan A. TRONIC , Jack T. KAVALIEROS
IPC: H01L29/786 , H01L27/12 , H01L29/417 , H01L29/40
Abstract: Embodiments herein describe techniques for a semiconductor device, which may include a substrate, and a U-shaped channel above the substrate. The U-shaped channel may include a channel bottom, a first channel wall and a second channel wall parallel to each other, a source area, and a drain area. A gate dielectric layer may be above the substrate and in contact with the channel bottom. A gate electrode may be above the substrate and in contact with the gate dielectric layer. A source electrode may be coupled to the source area, and a drain electrode may be coupled to the drain area. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20230096347A1
公开(公告)日:2023-03-30
申请号:US17485202
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Tristan A. TRONIC , Anandi ROY , Ashish Verma PENUMATCHA , Carl H. NAYLOR , Kirby MAXEY , Sudarat LEE , Chelsey DOROW , Scott B. CLENDENNING , Uygar E. AVCI
IPC: H01L27/092 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/45 , H01L29/49 , H01L29/786 , H01L21/02 , H01L21/28 , H01L21/8238 , H01L29/66
Abstract: Embodiments disclosed herein include semiconductor devices and methods of forming such devices. In an embodiment, a semiconductor device comprises a sheet that is a semiconductor. In an embodiment a length dimension of the sheet and a width dimension of the sheet are greater than a thickness dimension of the sheet. In an embodiment, a gate structure is around the sheet, and a first spacer is adjacent to a first end of the gate structure, and a second spacer adjacent to a second end of the gate structure. In an embodiment, a source contact is around the sheet and adjacent to the first spacer, and a drain contact is around the sheet and adjacent to the second spacer.
-
公开(公告)号:US20180204760A1
公开(公告)日:2018-07-19
申请号:US15744018
申请日:2015-09-23
Applicant: Intel Corporation
Inventor: Manish CHANDHOK , Todd R. YOUNKIN , Eungnak HAN , Jasmeet S. (JZ) CHAWLA , Marie KRYSAK , Hui Jae YOO , Tristan A. TRONIC
IPC: H01L21/768 , H01L23/522 , H01L23/532
CPC classification number: H01L21/7682 , H01L21/76802 , H01L21/76832 , H01L21/76834 , H01L21/76897 , H01L23/5222 , H01L23/5226 , H01L23/53238
Abstract: A first etch stop layer is deposited on a plurality of conductive features on an insulating layer on a substrate. A second etch stop layer is deposited over an air gap between the conductive features. The first etch stop layer is etched to form a via to at least one of the conductive features.
-
公开(公告)号:US20230113614A1
公开(公告)日:2023-04-13
申请号:US17485185
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Chelsey DOROW , Carl NAYLOR , Kirby MAXEY , Sudarat LEE , Ashish Verma PENUMATCHA , Uygar E. AVCI , Scott B. CLENDENNING , Urusa ALAAN , Tristan A. TRONIC
IPC: H01L29/423 , H01L29/786 , H01L27/12
Abstract: Thin film transistors having CMOS functionality integrated with two-dimensional (2D) channel materials are described. In an example, an integrated circuit structure includes a first device including a first two-dimensional (2D) material layer, and a first gate stack around the first 2D material layer. The first gate stack has a gate electrode around a gate dielectric layer. A second device is stacked on the first device. The second device includes a second 2D material layer, and a second gate stack around the second 2D material layer. The second gate stack has a gate electrode around a gate dielectric layer. The second 2D material layer has a composition different than a composition of the first 2D material layer.
-
公开(公告)号:US20230101760A1
公开(公告)日:2023-03-30
申请号:US17485225
申请日:2021-09-24
Applicant: Intel Corporation
Inventor: Kevin P. O'BRIEN , Uygar E. AVCI , Scott B. CLENDENNING , Chelsey DOROW , Sudarat LEE , Kirby MAXEY , Carl H. NAYLOR , Tristan A. TRONIC , Shriram SHIVARAMAN , Ashish Verma PENUMATCHA
IPC: H01L27/092 , H01L27/11 , H01L29/06 , H01L29/423 , H01L29/417 , H01L23/48 , H01L29/786
Abstract: Embodiments disclosed herein include semiconductor devices and methods of forming such devices. In an embodiment, a semiconductor device comprises a first transistor on a first level, and a second transistor on a second level above the first level. In an embodiment, an insulating layer is between the first level and the second level, and a via passes through the insulating layer, and electrically couples the first transistor to the second transistor. In an embodiment, the first transistor and the second transistor comprise a first channel, and a second channel over the first channel. In an embodiment, the first second transistor further comprise a gate structure between the first channel and the second channel, a source contact on a first end of the first channel and the second channel, and a drain contact on a second end of the first channel and the second channel.
-
公开(公告)号:US20190385897A1
公开(公告)日:2019-12-19
申请号:US16463816
申请日:2016-12-28
Applicant: INTEL CORPORATION
Inventor: Manish CHANDHOK , Sudipto NASKAR , Stephanie A. BOJARSKI , Kevin LIN , Marie KRYSAK , Tristan A. TRONIC , Hui Jae YOO , Jeffery D. BIELEFELD , Jessica M. TORRES
IPC: H01L21/768 , H01L23/528 , H01L23/532
Abstract: An integrated circuit die, a semiconductor structure, and a method of fabricating the semiconductor structure are disclosed. The integrated circuit die includes a substrate and a first anchor and a second anchor disposed on the substrate in a first plane. The integrated circuit die also includes a first wire disposed on the first anchor in the first plane, a third wire disposed on the second anchor in the first plane, and a second wire and a fourth wire suspended above the substrate in the first plane. The second wire is disposed between the first wire and the third wire and the third wire is disposed between the second wire and the fourth wire. The integrated circuit die further includes a dielectric material disposed between upper portions of the first wire, the second wire, the third wire, and the fourth wire to encapsulate an air gap.
-
公开(公告)号:US20190189500A1
公开(公告)日:2019-06-20
申请号:US16284568
申请日:2019-02-25
Applicant: Intel Corporation
Inventor: Manish CHANDHOK , Todd R. YOUNKIN , Eungnak HAN , Jasmeet S. CHAWLA , Marie KRYSAK , Hui Jae YOO , Tristan A. TRONIC
IPC: H01L21/768 , H01L23/532 , H01L23/522
CPC classification number: H01L21/7682 , H01L21/76802 , H01L21/76832 , H01L21/76834 , H01L21/76897 , H01L23/5222 , H01L23/5226 , H01L23/53238
Abstract: A first etch stop layer is deposited on a plurality of conductive features on an insulating layer on a substrate. A second etch stop layer is deposited over an air gap between the conductive features. The first etch stop layer is etched to form a via to at least one of the conductive features.
-
-
-
-
-
-
-
-